1. Field
The present disclosure relates generally to communications systems, and more specifically, to system and method of improving the power efficiency of a receiver for low duty cycle applications.
2. Background
Communications devices that operate on limited power supplies, such as batteries, typically use techniques to provide the intended functionality while consuming relatively small amounts of power. One technique that has been gaining in popularity relates to receiving signals using pulse modulation techniques. This technique generally involves receiving information using low duty cycle pulses and operating in a low power mode during times when not receiving the pulses. Thus, in these devices, the power efficiency is typically better than communications devices that continuously operate a receiver.
So that this type of receiving technique is effective, one or more of the devices forming the receiver should be enabled quickly and to a sufficient operating state so that it can effectively process the incoming low duty cycle pulses. This would allow the receiver to remain in a lower power consumption mode for a longer period of time, and be at a higher power consumption mode for the time needed to process the incoming pulse. Additionally, any residual potential energy left after the one or more receiving devices have processed the pulse should be utilized in order to better improve the power efficiency of the receiver.
An aspect of the disclosure relates to an apparatus comprising an amplifier including first and second complimentary devices having inputs coupled together and outputs coupled together; and an enable circuit situated between the inputs and outputs of the complimentary devices, wherein the enable circuit is adapted to cause the complimentary devices to conduct substantially the same current when the amplifier is enabled. In another aspect, the enable circuit is further adapted to establish a specified voltage at the inputs or outputs of the complimentary devices when the amplifier is disabled. An aspect may comprise at least one element of a claim
In another aspect, the enable circuit is adapted to be responsive to a control signal for enabling and disabling the amplifier. The enable circuit may further be configured to enable the amplifier within a specified time constant. Additionally, the enable circuit may be adapted to add or remove charges to or from the inputs of the complimentary devices to cause the complimentary devices to conduct substantially the same current. The complimentary devices may comprise a p-channel field effect transistor (FET) and an n-channel FET. The apparatus may be used as part of a receiver adapted to amplify an input signal having a fractional spectrum on the order of 20% or more, a spectrum on the order of 500 MHz or more, or a fractional spectrum on the order of 20% or more and a spectrum on the order of 500 MHz or more.
In yet another aspect, the disclosure relates to an apparatus for generating or setting a bias voltage for one or more components. In particular, the apparatus comprises first and second capacitive elements, and a controller adapted to tune the second capacitive element to a capacitance based on a first voltage across the first capacitive element, and couple the tuned second capacitive element with the first capacitive element to establish a bias voltage across the first capacitive element. The controller may be further adapted to couple a source of the first voltage to the first capacitive element. The controller is further adapted to couple the first voltage source to the first capacitive element in response to a first timing signal, and adapted to couple the tuned second capacitive element to the first capacitive element in response to a second timing signal.
Other aspects, advantages and novel features of the present disclosure will become apparent from the following detailed description of the disclosure when considered in conjunction with the accompanying drawings.
Various aspects of the disclosure are described below. It should be apparent that the teachings herein may be embodied in a wide variety of forms and that any specific structure, function, or both being disclosed herein are merely representative. Based on the teachings herein one skilled in the art should appreciate that an aspect disclosed herein may be implemented independently of any other aspects and that two or more of these aspects may be combined in various ways. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein. In addition, such an apparatus may be implemented or such a method may be practiced using other structure, functionality, or structure and functionality in addition to or other than one or more of the aspects set forth herein.
As an example of some of the above concepts, in some aspects, the disclosure relates to a system and method of improving the power efficiency of a receiver for low duty cycle applications. In one aspect, the receiver includes a low noise amplifier (LNA) that is capable of being enabled in a relatively quick fashion so as to amplify an incoming data pulse, and then be disabled to set the LNA in a low power consumption mode. In particular, the LNA includes a pair of complimentary devices, and an enable circuit adapted to quickly cause the complimentary devices to conduct substantially the same current. In another aspect, a bias voltage generating apparatus is provided that uses a residual voltage from a prior operation to establish the current bias voltage for the LNA. In particular, the apparatus includes a controller adapted to tune an adjustable capacitor to a capacitance based on a residual voltage, and couple the capacitors together to form the bias voltage for the LNA.
In particular, the receiver 100 comprises a timing generator 102, a bias voltage setting circuit 104, and an LNA 106 including an enable circuit for the LNA. The LNA 106 receives and amplifies an input signal to generate an output signal. The input signal may be configured as one or more low duty cycle pulses. The LNA 106 internally includes an enable circuit configured to enable the LNA in a relatively fast manner so that the LNA is able to amplify the input signal pulse, and disable the LNA in a relatively fast manner so that the LNA can be placed in a low power consumption mode. In general, the enable circuit can be any circuit that activates a device, such as the LNA, in order for the device to be able to process an input signal.
The bias voltage setting circuit 104 is configured to set up the bias voltage Vdd_Lna for the LNA 106 by utilizing the residual voltage or charges stored in an external capacitor C left over from a previous operation of the LNA 106. The timing generator 102 coordinates the setting up of the bias voltage Vdd_Lna and the enabling and disabling of the LNA 106 by the use of respective BIAS VOLTAGE ENABLE AND LNA ENABLE signals, as discussed in more detail as follows.
After the LNA bias voltage Vdd_Lna is set up, the timing generator 102 asserts the LNA ENABLE signal to enable the LNA 106 in a relatively fast manner so as to properly amplify the incoming signal pulse. The timing generator 102 continues to assert the LNA ENABLE signal for a sufficient time to form a receive window or time interval in which the input signal pulse is to be received. As shown in this example, the input signal pulse is received relatively early in the first receive window, which could be interpreted in a particular manner, such as a logical high. After the receive window, the timing generator 102 stops asserting the BIAS VOLTAGE ENABLE and LNA ENABLE signals to disable the LNA 106 and place it in a low power consumption mode. In this manner, the receiver 100 is operated in a power efficient manner by operating the LNA 106 in a relatively low power mode when no input signal is expected, and operating the LNA in a relatively high power mode when an input signal is expected.
When it is time for the next receive cycle, the timing generator 102 again asserts the BIAS VOLTAGE ENABLE signal to cause the bias voltage setting circuit 104 to set up the LNA bias voltage Vdd_Lna. Since, in this example, the LNA 106 has already been operated, there may be some residual voltage across the external capacitor C that the voltage setting circuit 104 uses to set up the LNA bias voltage Vdd_Lna for the subsequent operation of the LNA 106. Again, in this manner, the receiver 100 is operated in a power efficient manner by utilizing residual potential energy that may be left from a prior operation to supply power to the LNA 106. As per the previous receive cycle, the timing generator 102 then asserts the LNA ENABLE signal to enable the LNA 106 in a relatively fast manner so as to properly amplify the incoming signal pulse. In this example, the input signal pulse is received relatively late in the second receive window, which could be interpreted in another particular manner, such as a logical low.
The gates of the FETs M2 and M3 are adapted to receive the input signal. The output signal is produced at the drains of the FETs M3 and M2. The drain of FET M1 is electrically coupled to the input signal terminal (and gates of FET M2 and M3). The resistor R1 is electrically coupled between the source of FET M4 and the input signal terminal (gates of FET M2 and M3). The resistor R2 is electrically coupled between the drain of FET M4 and the output signal terminal (drains of FETs M2 and M3). The source of FET M3 is electrically coupled to Vss potential, which may be at ground potential or a more negative potential than Vdd_Lna.
In operation, the LNA 300 is in a low power consumption mode when the LNA ENABLE signal is at a low logic level. The low logic level on the gate of FET M1 causes the FET M1 to turn on. This causes the voltage Vdd_LNA to be applied to the gates of FETs M2 and M3. This, in turn, turns FET M2 off and turns FET M3 on. Additionally, the low logic level of the LNA ENABLE signal applied to the gate of FET M4 causes the FET M4 to turn off. Thus, in the low power consumption mode, the output signal terminal of the LNA 300 is at approximately Vss potential due to the turning on of FET M3 and turning off of FET M2. The input signal terminal is at substantially Vdd_Lna potential due to the turning on of FET M1 and is substantially isolated from the output signal terminal due to the turning off of FET M4.
When the LNA ENABLE signal transitions from a low logic level to a high logic level, the FET M1 is turned off and the FET M4 is turned on. Since prior to the LNA ENABLE signal transitioning to the high logic level, the voltage on the input signal terminal was at substantially Vdd_Lna and the FET M3 was turned on, the turning on of FET M4 causes charges to flow from the input signal terminal to Vss via the resistor R1, source and drain of FET M4, resistor R2, and source and drain of FET M3. This causes the voltage on the input signal terminal to drop, thus making FET M2 conduct more current and FET M3 conduct less current.
The voltage on the input signal terminal drops until it reaches a substantial equilibrium in the currents conducted by FETs M2 and M3. At equilibrium, the voltage at the input signal terminal (e.g., the gates of FETs M2 and M3) is approximately at Vdd_Lna/2. When this occurs, both FETs M2 and M3 are biased at substantially the same linear regions, and the FETs M2 and M3 operate as complimentary push-pull devices to amplify the input signal so as to generate the output signal. The self-biasing of the FETs M2 and M3 when the LNA ENABLE signal transitions to the high logic level occurs within a relatively small defined time interval, allowing the LNA 300 to be quickly set up to amplify the input signal when needed. Once the input signal has been processed, the LNA ENABLE signal is set to the low logic level to place the LNA 300 again in a low power consumption mode, as discussed above.
The gates of the FETs M2 and M3 are adapted to receive the input signal. The output signal is produced at the drains of the FETs M2 and M3. The drain of FET M1 is electrically coupled to the input signal terminal (gates of FET M2 and M3). The resistor R1 is electrically coupled between the source of FET M4 and the input signal terminal (gates of FET M2 and M3). The resistor R2 is electrically coupled between the drain of FET M4 and the output signal terminal (drains of FETs M2 and M3). The sources of FETs M1 and M3 are electrically coupled to Vss, which may be at ground potential or a more negative potential than Vdd_Lna. The output of inverter I1 is electrically coupled to the gate of FET M1 and the input of inverter I2. The output of inverter I2 is electrically coupled to the gate of FET M4.
In operation, the LNA 400 is in a low power consumption mode when the LNA ENABLE signal is at a low logic level. The inverter I1 inverts the low logic level to produce a high logic level. The high logic level causes FET M3 to turn on, thereby grounding or applying Vss potential to the input signal terminal (gates of FETs M2 and M3). The grounding or Vss potential at the gates of FETs M2 and M3 causes FET M2 to turn on and FET M3 to turn off. The inverter I2 inverts the high logic level at the output of inverter I1 to generate a low logic level at the gate of FET M4. This causes FET M4 to turn off, thereby isolating the output signal terminal from the input signal terminal. In the low power mode, the voltage at the output signal terminal is approximately Vdd_Lna, and the LNA 300 draws little current since both FETs M1 and M3 are turned off.
When the LNA ENABLE transitions from the low logic level to a high logic level, the inverter I1 generates a low logic level, thereby turning off FET M1. The inverter I2, in turn, inverts the low logic level at the output of the inverter I1 to generate a high logic level, thereby turning on FET M4. Since prior to the LNA ENABLE signal transitioning to the high logic level, the voltage at the output signal terminal was approximately at Vdd_Lna, the turning on of FET M4 causes charges to flow from the output signal terminal to the input signal terminal, thereby causing the voltage at the input signal terminal to rise.
The voltage on the input signal terminal rises until it produces a substantial equilibrium in the currents conducted by FETs M2 and M3. At this equilibrium, the voltage at the input signal terminal (gates of FETs M2 and M3) is approximately at Vdd_Lna/2. When this occurs, both FETs M2 and M3 are biased at substantially the same linear regions, and the FETs M2 and M3 operate as complimentary push-pull devices to amplify the input signal so as to generate the output signal. The self-biasing of the FETs M2 and M3 when the LNA ENABLE signal transitions to the high logic level occurs within a relatively small defined time interval, allowing the LNA 400 to be quickly enabled to amplify the input signal when needed. Once the input signal has been processed, the LNA ENABLE signal is set to the low logic level to place the LNA 400 again in a low power consumption mode, as discussed above.
In particular, the bias voltage setting circuit 500 comprises a controller 502, a tunable capacitor 506, an off-chip capacitor C, and a pair of FETs T1 and T2. The controller 502 includes an input to receive the BIAS VOLTAGE ENABLE signal from the timing generator 102. The controller 502 further includes inputs to receive the voltages Vdd_Chip, Vdd_Lna, and Vss, the latter may be at ground potential. The controller 502 further includes outputs to generate a voltage Vdd_Boost across the tunable capacitor 506, and respective control signals for the gates of FETs T1 and T2. The voltage Vdd_Boost may be higher or lower than the voltage Vdd_Chip. The controller 502 also includes an output to generate a Tuning Word for the tunable capacitor 506.
The source of FET T1 is adapted to receive a voltage Vdd_Chip. The drain of the FET T1 is electrically coupled to an end of the external capacitor C and the drain of FET T2. The bias voltage Vdd_Lna for the LNA is generated at the drain of FET T1. The other end of the capacitor C is electrically coupled to Vss potential, which, as previously discussed, could be at ground potential. The source of FET T2 is electrically coupled to the Vdd_Boost rail and an end of the tunable capacitor 506. The other end of the tunable capacitor 506 is electrically coupled to Vss. The operation of the bias voltage setting circuit 500 is explained as follows.
In response to the BIAS VOLTAGE ENABLE signal received from the timing generator 102, the controller 502 sends a pulse to the gate of FET T1. This temporarily turns on FET T1 to apply Vdd_Chip to the capacitor C. In response, the voltage Vdd_Lna rises from V0 to V11. Then, the controller 502 sends a pulse to the gate of FET T2. This temporarily turns on FET T2 to transfer charges from the tunable capacitor 506 to the external capacitor C. In response, the voltage Vdd_Lna rises from V11 to V12, the specified bias voltage for the LNA. The LNA ENABLE signal is then asserted to enable the LNA for a time period to form a receive window for an input signal pulse. Although in this example, FET T2 is turned on only for sufficient time to transfer the needed charges from the tunable capacitor 506 to the external capacitor C, it shall be understood that FET T2 could be turned on for the time the LNA is enabled. As noted in the timing diagram, during the operation of the LNA, the voltage Vdd_Lna drops from V12 to V13.
In the second operation cycle, the controller 502 generates another Tuning Word for the tunable capacitor 506 based on the current voltage Vdd_Lna, which in this example is now at V13. As discussed above, the controller 502 compares the voltage V13 to a reference voltage to select the appropriate capacitance for the tunable capacitor 506. Since, in this example, the voltage V13 may be higher than V0 because it is residual voltage across the external capacitor C left over from the prior operation of the LNA, the controller 502 tunes the tunable capacitor 506 to a relatively low capacitance and generates a relatively low voltage Vdd_Boost because it need not transfer as many charges to the external capacitor C to achieve the specified Vdd_Lna voltage for the LNA. In this manner, the bias voltage setting circuit 500 uses the residual voltage from the prior operation of the LNA to establish the current bias voltage Vdd_Lna. This improves the power efficiency of the receiver because the residual charge on C is preserved from one receive period to the next.
The second cycle operates similarly to the operation of the first cycle. Specifically, in response to a timing signal received from the timing generator 102, the controller 502 sends a pulse to the gate of FET T1. This temporarily turns on FET T1 to apply Vdd_Chip to the capacitor C. In response, the voltage Vdd_Lna rises from V13 to V21. Again, in response to another timing signal received from the timing generator 102, the controller 502 sends a pulse to the gate of FET T2. This temporarily turns on FET T2 to transfer charges from the tunable capacitor 506 to the capacitor C. In response, the voltage Vdd_Lna rises from V21 to V22, the specified bias voltage for the LNA. The LNA ENABLE signal is then asserted to enable the LNA for a time period to form a receive window for an input signal pulse. As noted in the timing diagram, during the operation of the LNA, the voltage Vdd_Lna drops from V22 to V23. This process repeats for the Nth operation cycle of the LNA as shown in the timing diagram.
Although, in the example provided, the bias voltage setting circuit 500 has been described with reference to setting up a bias voltage for the LNA, it shall be understood that the circuit may be used to set the bias voltage for other devices, such as one or more components of a transmitter. Again, the bias voltage setting circuit makes use of the residual voltage from a prior operation of a device to establish a new bias voltage for the device. This is a power efficient manner of setting the bias voltage for any device, not merely the LNA as discussed above because the residual charge on C is preserved from one receive period to the next.
In operation, the data processor 716 may receive data from a remote communications device via the antenna 702 which picks up the RF signal from the remote communications device, the Tx/Rx isolation device 704 which sends the signal to the front-end receiver portion 706, the receiver front-end 706 which amplifies the received signal, the RF-to-baseband receiver portion 708 which converts the RF signal into a baseband signal, and the baseband unit 710 which processes the baseband signal to determine the received data. The data receiver 716 may then perform one or more defined operations based on the received data. For example, the data processor 716 may include a microprocessor, a microcontroller, a reduced instruction set computer (RISC) processor, a display, an audio device, such as a headset, including a transducer such as speakers, a medical device, a shoe, a watch, a robotic or mechanical device responsive to the data, a user interface, such as a display, one or more light emitting diodes (LED), etc.
Further, in operation, the data generator 718 may generate outgoing data for transmission to another communications device via the baseband unit 710 which processes the outgoing data into a baseband signal for transmission, the baseband-to-RF transmitter portion 712 which converts the baseband signal into an RF signal, the transmitter 714 which conditions the RF signal for transmission via the wireless medium, the Tx/Rx isolation device 704 which routes the RF signal to the antenna 702 while isolating the input to the receiver front-end 706, and the antenna 702 which radiates the RF signal to the wireless medium. The data generator 718 may be a sensor or other type of data generator. For example, the data generator 718 may include a microprocessor, a microcontroller, a RISC processor, a keyboard, a pointing device such as a mouse or a track ball, an audio device, such as a headset, including a transducer such as a microphone, a medical device, a shoe, a robotic or mechanical device that generates data, a user interface, such as a display, one or more light emitting diodes (LED), etc.
In operation, the data processor 810 may receive data from a remote communications device via the antenna 802 which picks up the RF signal from the remote communications device, the receiver front-end 804 which amplifies the received signal, the RF-to-baseband receiver portion 806 which converts the RF signal into a baseband signal, and the baseband unit 808 which processes the baseband signal to determine the received data. The data receiver 810 may then perform one or more defined operations based on the received data. For example, the data processor 810 may include a microprocessor, a microcontroller, a reduced instruction set computer (RISC) processor, a display, an audio device, such as a headset, including a transducer such as speakers, a medical device, a shoe, a watch, a robotic or mechanical device responsive to the data, a user interface, such as a display, one or more light emitting diodes (LED), etc.
The pulse repetition frequency (PRF) defined for a given channel may depend on the data rate or rates supported by that channel. For example, a channel supporting very low data rates (e.g., on the order of a few kilobits per second or Kbps) may employ a corresponding low pulse repetition frequency (PRF). Conversely, a channel supporting relatively high data rates (e.g., on the order of a several megabits per second or Mbps) may employ a correspondingly higher pulse repetition frequency (PRF).
It should be appreciated that other techniques may be used to define channels in accordance with a pulse modulation schemes. For example, a channel may be defined based on different spreading pseudo-random number sequences, or some other suitable parameter or parameters. Moreover, a channel may be defined based on a combination of two or more parameters.
Any of the above aspects of the disclosure may be implemented in many different devices. For example, in addition to medical applications as discussed above, the aspects of the disclosure may be applied to health and fitness applications. Additionally, the aspects of the disclosure may be implemented in shoes for different types of applications. There are other multitude of applications that may incorporate any aspect of the disclosure as described herein.
Various aspects of the disclosure have been described above. It should be apparent that the teachings herein may be embodied in a wide variety of forms and that any specific structure, function, or both being disclosed herein is merely representative. Based on the teachings herein one skilled in the art should appreciate that an aspect disclosed herein may be implemented independently of any other aspects and that two or more of these aspects may be combined in various ways. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein. In addition, such an apparatus may be implemented or such a method may be practiced using other structure, functionality, or structure and functionality in addition to or other than one or more of the aspects set forth herein. As an example of some of the above concepts, in some aspects concurrent channels may be established based on pulse repetition frequencies. In some aspects concurrent channels may be established based on pulse position or offsets. In some aspects concurrent channels may be established based on time hopping sequences. In some aspects concurrent channels may be established based on pulse repetition frequencies, pulse positions or offsets, and time hopping sequences.
Those of skill in the art would understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
Those of skill would further appreciate that the various illustrative logical blocks, modules, processors, means, circuits, and algorithm steps described in connection with the aspects disclosed herein may be implemented as electronic hardware (e.g., a digital implementation, an analog implementation, or a combination of the two, which may be designed using source coding or some other technique), various forms of program or design code incorporating instructions (which may be referred to herein, for convenience, as “software” or a “software module”), or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present disclosure.
The various illustrative logical blocks, modules, and circuits described in connection with the aspects disclosed herein may be implemented within or performed by an integrated circuit (“IC”), an access terminal, or an access point. The IC may comprise a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, electrical components, optical components, mechanical components, or any combination thereof designed to perform the functions described herein, and may execute codes or instructions that reside within the IC, outside of the IC, or both. A general purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
It is understood that any specific order or hierarchy of steps in any disclosed process is an example of a sample approach. Based upon design preferences, it is understood that the specific order or hierarchy of steps in the processes may be rearranged while remaining within the scope of the present disclosure. The accompanying method claims present elements of the various steps in a sample order, and are not meant to be limited to the specific order or hierarchy presented.
The steps of a method or algorithm described in connection with the aspects disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module (e.g., including executable instructions and related data) and other data may reside in a data memory such as RAM memory, flash memory, ROM memory, EPROM memory, EEPROM memory, registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer-readable storage medium known in the art. A sample storage medium may be coupled to a machine such as, for example, a computer/processor (which may be referred to herein, for convenience, as a “processor”) such the processor can read information (e.g., code) from and write information to the storage medium. A sample storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in user equipment. In the alternative, the processor and the storage medium may reside as discrete components in user equipment. Moreover, in some aspects any suitable computer-program product may comprise a computer-readable medium comprising codes relating to one or more of the aspects of the disclosure. In some aspects a computer program product may comprise packaging materials.
While the invention has been described in connection with various aspects, it will be understood that the invention is capable of further modifications. This application is intended to cover any variations, uses or adaptation of the invention following, in general, the principles of the invention, and including such departures from the present disclosure as come within the known and customary practice within the art to which the invention pertains.
Number | Name | Date | Kind |
---|---|---|---|
4165478 | Butler et al. | Aug 1979 | A |
4165494 | Becker | Aug 1979 | A |
4782306 | Gulczynski | Nov 1988 | A |
5687169 | Fullerton | Nov 1997 | A |
5764696 | Barnes et al. | Jun 1998 | A |
5812081 | Fullerton | Sep 1998 | A |
5832035 | Fullerton | Nov 1998 | A |
5907427 | Scalora et al. | May 1999 | A |
5952956 | Fullerton | Sep 1999 | A |
5960031 | Fullerton et al. | Sep 1999 | A |
5963581 | Fullerton et al. | Oct 1999 | A |
5969663 | Fullerton et al. | Oct 1999 | A |
5995534 | Fullerton et al. | Nov 1999 | A |
6031862 | Fullerton et al. | Feb 2000 | A |
6091374 | Barnes | Jul 2000 | A |
6111536 | Richards et al. | Aug 2000 | A |
6133876 | Fullerton et al. | Oct 2000 | A |
6134430 | Younis et al. | Oct 2000 | A |
6177903 | Fullerton et al. | Jan 2001 | B1 |
6218979 | Barnes et al. | Apr 2001 | B1 |
6295019 | Richards et al. | Sep 2001 | B1 |
6297773 | Fullerton et al. | Oct 2001 | B1 |
6300903 | Richards et al. | Oct 2001 | B1 |
6304623 | Richards et al. | Oct 2001 | B1 |
6351652 | Finn et al. | Feb 2002 | B1 |
6354946 | Finn | Mar 2002 | B1 |
6373418 | Abbey | Apr 2002 | B1 |
6380808 | Uasa et al. | Apr 2002 | B1 |
6400307 | Fullerton et al. | Jun 2002 | B2 |
6400329 | Barnes | Jun 2002 | B1 |
6421389 | Jett et al. | Jul 2002 | B1 |
6430208 | Fullerton et al. | Aug 2002 | B1 |
6437756 | Schantz | Aug 2002 | B1 |
6462701 | Finn | Oct 2002 | B1 |
6466125 | Richards et al. | Oct 2002 | B1 |
6469628 | Richards et al. | Oct 2002 | B1 |
6483461 | Matheney et al. | Nov 2002 | B1 |
6489893 | Richards et al. | Dec 2002 | B1 |
6492904 | Richards | Dec 2002 | B2 |
6492906 | Richards et al. | Dec 2002 | B1 |
6501393 | Richards et al. | Dec 2002 | B1 |
6504483 | Richards et al. | Jan 2003 | B1 |
6512455 | Finn et al. | Jan 2003 | B2 |
6512488 | Schantz | Jan 2003 | B2 |
6519464 | Santhoff et al. | Feb 2003 | B1 |
6529568 | Richards et al. | Mar 2003 | B1 |
6538615 | Schantz | Mar 2003 | B1 |
6539213 | Richards et al. | Mar 2003 | B1 |
6549567 | Fullerton | Apr 2003 | B1 |
6552677 | Barnes et al. | Apr 2003 | B2 |
6556621 | Richards et al. | Apr 2003 | B1 |
6560463 | Santhoff | May 2003 | B1 |
6571089 | Richards et al. | May 2003 | B1 |
6573857 | Fullerton et al. | Jun 2003 | B2 |
6577691 | Richards et al. | Jun 2003 | B2 |
6585597 | Finn | Jul 2003 | B2 |
6586999 | Richley | Jul 2003 | B2 |
6593886 | Schantz | Jul 2003 | B2 |
6606051 | Fullerton et al. | Aug 2003 | B1 |
6611234 | Fullerton et al. | Aug 2003 | B2 |
6614384 | Hall et al. | Sep 2003 | B2 |
6621462 | Barnes | Sep 2003 | B2 |
6636566 | Roberts et al. | Oct 2003 | B1 |
6636567 | Roberts et al. | Oct 2003 | B1 |
6636573 | Richards et al. | Oct 2003 | B2 |
6642903 | Schantz | Nov 2003 | B2 |
6661342 | Hall et al. | Dec 2003 | B2 |
6667724 | Barnes et al. | Dec 2003 | B2 |
6670909 | Kim | Dec 2003 | B2 |
6671310 | Richards et al. | Dec 2003 | B1 |
6674396 | Richards et al. | Jan 2004 | B2 |
6677796 | Brethour et al. | Jan 2004 | B2 |
6700538 | Richards | Mar 2004 | B1 |
6710736 | Fullerton et al. | Mar 2004 | B2 |
6717992 | Cowie et al. | Apr 2004 | B2 |
6731170 | Juang | May 2004 | B2 |
6748040 | Johnson et al. | Jun 2004 | B1 |
6750757 | Gabig, Jr. et al. | Jun 2004 | B1 |
6759948 | Grisham et al. | Jul 2004 | B2 |
6760387 | Langford et al. | Jul 2004 | B2 |
6762712 | Kim | Jul 2004 | B2 |
6763057 | Fullerton et al. | Jul 2004 | B1 |
6763282 | Glenn et al. | Jul 2004 | B2 |
6774846 | Fullerton et al. | Aug 2004 | B2 |
6774859 | Schantz et al. | Aug 2004 | B2 |
6778603 | Fullerton et al. | Aug 2004 | B1 |
6781530 | Moore | Aug 2004 | B2 |
6782048 | Santhoff | Aug 2004 | B2 |
6788730 | Richards et al. | Sep 2004 | B1 |
6822604 | Hall et al. | Nov 2004 | B2 |
6823022 | Fullerton et al. | Nov 2004 | B1 |
6836223 | Moore | Dec 2004 | B2 |
6836226 | Moore | Dec 2004 | B2 |
6845253 | Schantz | Jan 2005 | B1 |
6847675 | Fullerton et al. | Jan 2005 | B2 |
6879878 | Glenn et al. | Apr 2005 | B2 |
6882301 | Fullerton | Apr 2005 | B2 |
6895034 | Nunally et al. | May 2005 | B2 |
6895227 | Moliere | May 2005 | B1 |
6900732 | Richards | May 2005 | B2 |
6906625 | Taylor et al. | Jun 2005 | B1 |
6907244 | Santhoff et al. | Jun 2005 | B2 |
6912240 | Kumar et al. | Jun 2005 | B2 |
6914949 | Richards et al. | Jul 2005 | B2 |
6917284 | Grisham et al. | Jul 2005 | B2 |
6919838 | Santhoff | Jul 2005 | B2 |
6922166 | Richards et al. | Jul 2005 | B2 |
6922177 | Barnes et al. | Jul 2005 | B2 |
6925109 | Richards et al. | Aug 2005 | B2 |
6933882 | Fullerton | Aug 2005 | B2 |
6937639 | Pendergrass et al. | Aug 2005 | B2 |
6937663 | Jett et al. | Aug 2005 | B2 |
6937667 | Fullerton et al. | Aug 2005 | B1 |
6937674 | Santhoff et al. | Aug 2005 | B2 |
6947492 | Santhoff et al. | Sep 2005 | B2 |
6950485 | Richards et al. | Sep 2005 | B2 |
6954480 | Richards et al. | Oct 2005 | B2 |
6959031 | Haynes et al. | Oct 2005 | B2 |
6959032 | Richards et al. | Oct 2005 | B1 |
6963727 | Shreve | Nov 2005 | B2 |
6980613 | Krivokapic | Dec 2005 | B2 |
6989751 | Richards | Jan 2006 | B2 |
7015793 | Gabig, Jr. et al. | Mar 2006 | B2 |
7020224 | Krivokapic | Mar 2006 | B2 |
7027425 | Fullerton et al. | Apr 2006 | B1 |
7027483 | Santhoff et al. | Apr 2006 | B2 |
7027493 | Richards | Apr 2006 | B2 |
7030806 | Fullerton | Apr 2006 | B2 |
7042417 | Santhoff et al. | May 2006 | B2 |
7046187 | Fullerton et al. | May 2006 | B2 |
7046618 | Santhoff et al. | May 2006 | B2 |
7069111 | Glenn et al. | Jun 2006 | B2 |
7075476 | Kim | Jul 2006 | B2 |
7079827 | Richards et al. | Jul 2006 | B2 |
7099367 | Richards et al. | Aug 2006 | B2 |
7099368 | Santhoff et al. | Aug 2006 | B2 |
7129886 | Hall et al. | Oct 2006 | B2 |
7132975 | Fullerton et al. | Nov 2006 | B2 |
7145954 | Pendergrass et al. | Dec 2006 | B1 |
7148791 | Grisham et al. | Dec 2006 | B2 |
7151490 | Richards | Dec 2006 | B2 |
7167525 | Santhoff et al. | Jan 2007 | B2 |
7170408 | Taylor et al. | Jan 2007 | B2 |
7184938 | Lansford et al. | Feb 2007 | B1 |
7190722 | Lakkis et al. | Mar 2007 | B2 |
7190729 | Siwiak | Mar 2007 | B2 |
7206334 | Siwiak | Apr 2007 | B2 |
7209724 | Richards et al. | Apr 2007 | B2 |
7230980 | Langford et al. | Jun 2007 | B2 |
7239277 | Fullerton et al. | Jul 2007 | B2 |
RE39759 | Fullerton | Aug 2007 | E |
7256727 | Fullerton et al. | Aug 2007 | B2 |
7271779 | Hertel | Sep 2007 | B2 |
7298214 | Lee et al. | Nov 2007 | B2 |
7812667 | Fagg | Oct 2010 | B2 |
20020014115 | Young et al. | Feb 2002 | A1 |
20030232609 | Yates | Dec 2003 | A1 |
20040212421 | Naka et al. | Oct 2004 | A1 |
20070096819 | Yamamoto et al. | May 2007 | A1 |
20070170988 | Ishiguro | Jul 2007 | A1 |
20080061885 | Kasperkovitz | Mar 2008 | A1 |
20090072800 | Ramadass et al. | Mar 2009 | A1 |
20090186668 | Rahman et al. | Jul 2009 | A1 |
Number | Date | Country |
---|---|---|
2007139473 | Jun 2007 | JP |
Number | Date | Country | |
---|---|---|---|
20090224860 A1 | Sep 2009 | US |