Number | Date | Country | Kind |
---|---|---|---|
7-187843 | Jun 1995 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4414664 | Greenwood | Nov 1983 | |
5608688 | Park | Mar 1997 | |
5682354 | Manning | Oct 1997 |
Number | Date | Country |
---|---|---|
58-94183 | Jun 1983 | JPX |
Entry |
---|
Jim Handy, The Cache Memory Book, Academic Press, Inc., 1993, Section 1.3.1 and Glossary, 1993. |
Yamashita et al., "Integrated Memory Array Processor LSI with 64 Processing Elements and 2Mb SRAM", IEEE International Solid-State Circuits Conference, vol. 37, FA15.2, (1994) pp. 260-261. |
Gwennap, "Intel's P6 Uses Decoupled Superscalar Design: Next Generation of x86 Integrates L2 Cache in Package with CPU", Microprocessor Report, (1995) pp. 9-15. |