This invention is related to contact detectors. More specifically, this invention is related to systems for and methods of protecting contact detectors from excessive currents and resulting damage.
Integrated circuits, especially those with surfaces that are exposed to human contact, are susceptible to damage resulting from electrostatic discharge (ESD), short circuits, mechanical damage, and similar occurrences. These occurrences can induce latch-up conditions in at least a portion of the integrated circuit or can produce other damage that results in excessive or over currents. These over currents can cause the integrated circuit to get too hot, rupture junctions, short circuit across insulators, open circuit conductors, malfunction, and even melt. The increased temperature can injure a user, can generate current overloads that damage the power supply or battery of the integrated circuit, of companion circuits, or any combination of these.
Some prior art solutions use protection switches. The protection switches are placed external to the integrated circuit so that they will not be exposed to the ESD events or other occurrences, thus protecting them from damage suffered by other portions of the integrated circuit. These protection switches contain a current detection circuit, a current switch, and a reset signal generator. When latch-up occurs, the current detection circuit detects excessive current consumption and disconnects the entire integrated circuit from the power supply source for a time sufficient to remove the latch-up conditions. When the power supply voltage is restored, the reset circuit returns the digital blocks that form the integrated circuit to their initial conditions. The reset circuit also sets a flag to indicate to a host processor that the data previously stored in the digital blocks is lost or is unreliable.
These external protection switches increase the cost of the final product of which they form a part. They also take up space on printed circuit boards. Space is typically at a premium on small, portable products such as cell phones and personal digital assistants. These external protection switches also reset the entire integrated circuit every time latch-up occurs, even when only a small portion of the integrated circuit is affected by latch-up. This occurs even though some areas of the integrated circuit are often not affected by latch-up, are undamaged, and consequently do not need to be reset.
Embodiments of the present invention protect contact detectors, such as fingerprint sensors, from damage stemming from electrostatic discharge (ESD) events, mechanical damage, and similar events. Electrostatic charges stored on a finger, body of a user, or both can be discharged to devices that the finger contacts. This discharge often triggers a latch-up condition, which in turn can draw excessive current. Embodiments of the present invention have a power switch, insulated from ESD events, that disconnects power to portions of the contact detector when an over current condition is detected on the contact sensor. Embodiments of the present invention also include a state machine for recovering from latch-up and disconnecting portions of the device that are permanently damaged.
Other embodiments, formed on a single integrated circuit using NMOS and PMOS transistors, minimize the occurrence of latch-up by adequately spacing the NMOS and PMOS transistors. And still other embodiments divide a surface of a contact detector and associated electronics into multiple blocks, each controlled by a dedicated power switch. Damaged areas of the contact detector are functionally disconnected from the contact detector. Thus, rather than disconnecting a large block of electronics when only a small area of the contact detector is damaged, the small area is disconnected using its dedicated power switch, thus leaving more of the contact detector for subsequent functioning. Thus, more finely grained control of damaged areas is provided.
In a first aspect of the present invention, a contact detector includes an exposed surface for detecting the presence of an object, an insulating surface, and a protection element. The protection element is disposed under the insulating surface. This position protects it from ESD and similar events, and is used to control power to the contact detector. The protection element is configured to disconnect power to the contact detector when a current to the contact detector above a threshold is detected. Preferably, the contact detector forms a finger image sensor, such as a finger swipe sensor or a finger placement sensor. The finger swipe sensor includes a sensing array, such as one using capacitive elements, electric field elements, thermal elements, or optical elements.
In other embodiments, the exposed surface overlies an analog block for capturing analog data generated by contacting the contact detector and a digital block for processing digital data generated from the analog data. The analog data is preferably finger image data and the digital data corresponds to the finger image data. Preferably, the first protection element includes a first switch for controlling power to the analog block and a second switch for controlling power to the digital block. The first switch and the second switch are configured to cooperatively disconnect power to the analog block and the digital block and to selectively reconnect power to the analog block and the digital block after a predetermined time. When one or both of the analog and the digital block is determined to have suffered irreparable damage, power is not reconnected to the damaged block. Undamaged blocks continue to operate.
In another embodiment, the contact detector also includes a state machine. The state machine is used to place the first switch and the second switch into a selected one of an operating mode, a stand-by mode, and a disconnect mode. Preferably, the state machine is implemented on a host processor.
Preferably, the insulating surface surrounds the exposed surface. Alternatively, the insulating surface merely borders opposing ends of the exposed surface.
In a second aspect of the present invention, a fingerprint sensor includes an exposed surface overlying a plurality of blocks, an insulating surface, and a plurality of protection elements. Each block contains a contact detector element for detecting the presence of a patterned image on the exposed surface. The protection elements are disposed under the insulating surface and each is used to control power to one of the plurality of blocks. Each protection element is configured to disconnect power to a corresponding block from the plurality of blocks when a current to the block exceeds a threshold. Preferably, the blocks contain an array of sensing elements for capturing swiped fingerprint images and digital components for processing swiped finger image data. Preferably, signals fed to and generated by the plurality of protection elements are static.
The insulating surface includes a non-conductive material, such as a non-conductive polymeric material. In one embodiment, the insulating material also includes a grounded conductive material, such as a metal, overlying the non-conductive material.
In a third aspect of the present invention, a method of forming a fingerprint sensor includes forming electronic components in a semiconductor substrate for capturing finger image data; forming a power protection element in the semiconductor substrate for controlling power to the electronic components; and forming an insulating layer over the power protection element, thereby leaving a surface over the electronic components exposed and a surface over the power protection element un-exposed. Preferably, the electronic components form a finger swipe sensor. Alternatively, the electronic components form a finger placement sensor.
The method also includes coupling a state machine to the power protection element. The state machine is for controlling the power protection element to selectively disconnect power to the electronic components in the event an over current is detected on any of the electronic components. The state machine is also used to control the power protection element to selectively reconnect power to a selected one or more of the electronic components after a pre-determined time. Preferably, the state machine is disposed under the insulating layer.
In one embodiment, the electronic components comprise transistors, such as PMOS and NMOS transistors. Both forming the electronic components and forming a power protection element includes spacing the transistors to minimize latch-up.
In a fourth aspect of the present invention, a method of forming a fingerprint sensor comprises forming multiple electronic components in a semiconductor substrate, such that the multiple electronic components are able to capture and process finger image data; forming multiple power protection elements in the semiconductor substrate, each for controlling power to a corresponding one of the multiple electronic components; and forming a protection layer over the multiple power protection elements, thereby leaving the multiple electronic components exposed and the multiple power protection elements un-exposed.
The present invention is directed to protecting contact detectors that have exposed portions, such as the portion of a finger sensor used to capture finger images. These portions are exposed in that they are contacted to capture image data or other data and thus contain or overlie electronics used to process the image or other data. Because these portions come into contact with fingers and materials that can carry electrostatic charges, these portions are necessarily vulnerable to latch-up, which can result in the generation of excessive current that can damage the integrated circuits that form the contact detector. The portions are also susceptible to mechanical and other damage. While much of the discussion that follows focuses on finger image sensors, it will be appreciated that other contact detectors and other types of integrated circuits are able to benefit from the present invention.
The surface of the exposed portion 105 and the underlying components function by capturing finger images and are thus necessarily exposed to ESD events. Also, because it functions by being contacted by a finger, it is also referred to as a “contact surface,” a “contact detector,” and the like.
Still referring to
As one example, in operation, if latch up in the block 210 generates an over current, the power switch 211 detects the over current and raises a signal (on the line LATCH_B, discussed below) indicating the over current. The block 240 receives the signal and generates a signal to the power switches 211 and 221 to remove power from the blocks 210 and 220, respectively, to terminate the latch up condition. After a predetermined time, sufficient to allow the latch up condition to terminate, the power switches 211 and 221 reconnect the blocks 210 and 220 to power. During this process, the switches 231, 241, and 251 do not remove power from the blocks 230, 240, and 250, respectively. In other words, the blocks 230, 240, and 250 are not reset when the blocks 211 and 221 are.
In the embodiment shown in
Still referring to
As explained below, when power switches have interconnected LATCH_B inputs, if any of the power switches indicates an over current condition, all the power switches will to cut off power to all the blocks they control power to. The power switches are thus in a wired OR configuration.
VSS (ground) lines from the I/O block 250 are coupled to VSS inputs to the power switches 211, 221, 231, and 241. An analog ANA_VDD (voltage source) line from the I/O block 250 is coupled to VDD inputs of the power switches 211 and 231. An I/O VDD line from the I/O block 250 is coupled to the VDD input of the power switch 251, and the DIS input and the ground input of the power switch 251 are coupled to the ground I/O_VSS output of the I/O block 250. The power line for digital components DIG_VDD from the I/O block 250 couples the power inputs VDD of the power switches 221 and 241. Finally, the I/O lines for all of the blocks 210, 220, 230, 240, and 250 (shown as thick lines) are coupled together.
The I/O block 250 is used to (1) route power and provide ground over the lines AVA_VDD/ANA_VSS to the power switches 211 and 231, which then controllably route power to the (analog) blocks 210 and 230, (2) route power and provide ground over the lines DIG_VDD/DIG_VSS to the power switches 221 and 241, which then controllably route power to the (digital) blocks 220 and 240, (3) receive power and ground for itself over the lines I/O_VDD/I/O_VSS, (4) route analog I/O signals between the block 230 and components external to the contact detector 200, and (5) route digital I/O signals between the block 240 and components external to the contact detector 200. The blocks 210, 220, 230, and 240 are all coupled to one another along their I/O lines.
In operation, as explained briefly above, when a signal on a LATCH_B line indicates over current, power to all the analog and digital blocks that are controlled by power switches coupled to the LATCH_B line is disconnected. At the same time this signal is used by the block 240 to set the reset flag or, if the over-current condition does not disappear, to generate a disable flag. This flag puts the entire contact detector 200 in power down mode (all the power supply switches have common power down signal PD) and generates signal DIS (disconnect) for the exposed blocks of the integrated circuit. All the signals are static. For this reason, the power switches 211, 221, 231, 241, and 251 and the blocks 230, 240, and 250 can be in the power down mode of operation. The blocks 230, 240, and 250 are not considered prone to a physical damage and do not need a disconnect option. In order to disconnect the blocks 210 and 220, the covered blocks 230, 240, and 250 should be functional.
Referring to the state diagram 300, from the operating mode 305, raising a signal on a standby line (raised, for example, when the exposed area of the finger sensor has not been contacted by a finger or patterned object for a predetermined time) places the finger sensor in the standby mode 310. In the standby mode, the electrical components of the finger sensor draw less current, thereby conserving power and ensuring that the finger sensor does not heat up unnecessarily. While the finger sensor is in the standby mode 310, when a finger or other object contacts a surface of the finger sensor, the finger sensor goes into the operating mode 305, powering on the electronics.
In the operating mode 305, if an over current is detected, the finger sensor enters the reset check mode 315, where it temporarily disconnects power from one or more of the blocks, allowing any latch-up condition that occurred as a result of the over current to be removed. The finger sensor then returns to the operating mode 305. If, however, an over current is again detected, the finger sensor again returns to the reset check mode 315. If the finger sensor returns to the reset check mode 315 a predetermined number of consecutive times, indicating that a block is permanently damaged, the finger sensor enters the disconnect mode 320, in which the block is flagged as damaged, and accordingly is no longer used. A processor on the finger sensor (e.g., block 240 in
It will be appreciated that while
If it is later determined that the block 420B is irreparably damaged, such as by an over current condition, then the power switch 425 is able to permanently disconnect power from the block 420B, removing one-eighth of the electronics (e.g., sensing elements) of the finger sensor from operation, leaving seven-eighths for use. If a single power switch were used to control power to the entire block 420 and the entire block 420 must be permanently disconnected because the block 420B is damaged, a larger portion of the sensing array would be lost to use. It will thus be recognized that by increasing the number of blocks (e.g., 420, 430, 440, and 450), each having a dedicated power switch, when a portion of the finger sensor is disconnected due to damage, the damage is better isolated and a larger portion of the finger sensor remains available for use.
The VDD line is coupled to the source and bulk (substrate) of the transistors PBPA, PIN5, PIN1, PIN2, PIN2B, PIN3, PIN3A, P1, P3, P4, to the bulks of P1A, P2, PBP and PSW, and to a first end of the resistor R_NPLUS. The VSS line is coupled to the bulk, the drain and source of the transistor U7, to the bulk and source of the transistors N1, N1A, N2, N3, NIN1, NIN2, NIN2A, NIN2B, NIN3A, NIN4, NIN2C, N5, NIN5, and to the bulk of the transistors N4 and NIN3. The gate of the transistor P4 is coupled to the gate of the transistor PBP, to the gate of the transistor N5, to the drain of the transistor PIN5, and to the drain of the transistor NIN5.
The DIS line is coupled to the gate of the transistor PBPA. The PD line is coupled to the gates of the transistors P1, P1A, PIN2C, and PIN5, and to the gates of the transistors N3, NIN2B, and NIN5. The LATCH_B line is coupled to the gate of the transistor NIN3A, the drain of the transistor NIN2C, and the gate of the transistor PIN3A. A line 501 couples the drains of the transistors P2 and PSW to a second end of the resistor R_NPLUS. The INTEG line couples the drain of the transistor P3, the gate of the transistor U7, the drain of the transistor N3, the drain of the transistor N2, the gate of the transistor PIN1, and the gate of the transistor NIN1. The drain and gate of the transistor N1 are both coupled to the drain of the transistor P1A, to the gate of the transistor N1A, and to the gate of the transistor N2. The gate and the drain of the transistor P2 are both coupled to the drain of the transistor P4, to the gate of the transistor P3, and to the drain of the transistor NIA.
The VOUT line couples the drains of the transistors PBP and PSW to the drain of the transistor N4. The source of the transistor N4 is coupled to the drain of the transistor N5. The line 515 couples the gate of the transistor N4 to the gate of the transistor PSW, to the drain of the transistor PIN3A, to the drain of the transistor PIN3, and to the drain of the transistor NIN3.
The gate of the transistor NIN3 is coupled to the gate of the transistor PIN3 and to the drains of the transistors NIN2A and NIN2B, and to the drain of the transistor PIN2C. The drain of the transistor PIN1 is coupled to the drain of the transistor NIN1, to the gates of the transistors PIN2 and NIN2, to the drain of the transistor PIN4, and to the drain of the transistor NIN4. The gates of the transistors NIN4 and NIN2C are coupled together, to the gates of the transistors PIN4, NIN2A, and PIN2B, to the drain of the transistor PIN2, and to the drain of the transistor NIN2. The bulk of the transistor PIN4 is coupled to its source. The drain of the transistor PBPA is coupled to the source of the transistor PBP.
As explained above, the current switch 500 has three modes of operation: operating mode, standby mode, and disconnect mode. Each of these modes is now explained in relation to the components in
When the current supplied to the output node exceeds some threshold level, the voltage drop across the resistor R_NPLUS becomes sufficient to turn the current ratio of the amplifier current mirrors in opposite directions. This happens because the bias voltage of the current source transistor P3 is the sum of the gate-source voltage of P2 and the voltage drop across the resistor R_NPLUS. Because the current source transistor P3 now overrides the current sink, the voltage of the INTEG node starts to rise. The slew rate is established by the values of the current difference of the source and sink and the capacitor U7. Thus, the higher the voltage drop across the resistor R_NPLUS, the faster the voltage at the INTEG node is increasing. The delay is used to prevent false triggering of the current switch 500 as the result of brief current spikes occurring during the normal operation of the current switches, coupled to the OUT node of the switch, and during the initial power supply ramp up. When the voltage at the INTEG node exceeds the upper threshold of the Schmitt trigger, the gate voltage of the switch transistor PSW goes high and turns this transistor off. At the same time, the transistor N4 turns on and pulls the output terminal OUT to ground. Simultaneously, the transistor NIN2C turns on, pulling the LATCH_B line to ground. This induces similar OFF conditions to all the switch transistors of all the current switches connected in wired OR configuration along their LATCH_B lines.
Although the voltage across the resistor R_NPLUS instantaneously drops to 0 and the current sink of the over-current detector amplifier becomes stronger than the current source, it takes some time to discharge the capacitor U7 coupled to the INTEG node down to the lower threshold voltage of the Schmitt trigger. During this time the OUT line stays grounded. The duration of this state should be sufficient for all latch-up conditions that caused the over-current to disappear. When the Schmitt trigger flips, the current switch is returned to the normal operation state.
In the standby mode, the signal on the line PD is set HIGH and the signal on the DIS line is LOW. The current bypass transistor PBP is enabled and the over-current detector amplifier along with the mode control logic and the current switch transistor PSW are disabled. The signal on the LATCH_B line no longer affects the operation of the current switch 500. The current switch 500 provides the power supply voltage from the power line VDD to the OUT terminal through two relatively weak bypass transistors PBP and PBPA in series. The sizes of the transistors PBP and PBPA are chosen such that the current they can provide is sufficient to maintain standby conditions of the respective blocks of the integrated circuit, but too small to sustain any latch-up condition anywhere in the integrated circuit. Since the over-current protection amplifier is disabled, the current switch 500 does not consume any current in standby mode of operation.
In the disconnect mode, both of the signals PD and DIS are set HIGH. The only difference between the disconnect and the standby mode is that in the disconnect mode the bypass current path is cut off and no current can be provided to the OUT terminal. This mode of operation is used to permanently disconnect damaged blocks from the power supply.
In those embodiments that use metal oxide semiconductors (MOS) to implement the contact detector, the PMOS transistors are placed substantially far away from NMOS transistors so that the current switch 500 itself is substantially immune to latch-up and any resulting permanent damage. Those skilled in the art will recognize proper spacing for the PMOS and NMOS transistors, which is based on feedback gains and the sizes of transistor components.
In a preferred embodiment, the power switches and other components of a contact detector circuit in accordance with the present invention are fabricated as part of a single integrated circuit.
Those skilled in the art will recognize other structures in accordance with the present invention. For example,
It will be readily apparent to one skilled in the art that other modifications may be made to the embodiments without departing from the spirit and scope of the invention as defined by the appended claims.
This application claims priority under 35 U.S.C. §119(e) of the U.S. provisional patent application Ser. No. 60/669,520, filed Apr. 8, 2005, and titled “Dynamically Illuminated Biometric Sensor, Modular Packaging Technology, and Over-Current Chip Protection Architecture,” which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
3955210 | Bhatia et al. | May 1976 | A |
4827527 | Morita et al. | May 1989 | A |
5283735 | Gross et al. | Feb 1994 | A |
5327161 | Logan et al. | Jul 1994 | A |
5400206 | Barnes et al. | Mar 1995 | A |
5610993 | Yamamoto | Mar 1997 | A |
5612719 | Beernink et al. | Mar 1997 | A |
5666113 | Logan | Sep 1997 | A |
5689285 | Asher | Nov 1997 | A |
5740276 | Tomko et al. | Apr 1998 | A |
5821930 | Hansen | Oct 1998 | A |
5825352 | Bisset et al. | Oct 1998 | A |
5825907 | Russo | Oct 1998 | A |
5862248 | Salatino et al. | Jan 1999 | A |
5880411 | Gillespie et al. | Mar 1999 | A |
5907327 | Ogura et al. | May 1999 | A |
5909211 | Combs et al. | Jun 1999 | A |
5940526 | Setlak et al. | Aug 1999 | A |
5943052 | Allen et al. | Aug 1999 | A |
5963679 | Setlak | Oct 1999 | A |
5995084 | Chan et al. | Nov 1999 | A |
5995623 | Kawano et al. | Nov 1999 | A |
5995630 | Borza | Nov 1999 | A |
6011849 | Orrin | Jan 2000 | A |
6035398 | Bjorn | Mar 2000 | A |
6057830 | Chan et al. | May 2000 | A |
6061051 | Chan et al. | May 2000 | A |
6135958 | Mikula-Curtis et al. | Oct 2000 | A |
6141753 | Zhao et al. | Oct 2000 | A |
6208329 | Ballare | Mar 2001 | B1 |
6219793 | Li et al. | Apr 2001 | B1 |
6219794 | Soutar et al. | Apr 2001 | B1 |
6248655 | Machida et al. | Jun 2001 | B1 |
6259804 | Setlak et al. | Jul 2001 | B1 |
6278443 | Amro et al. | Aug 2001 | B1 |
6317508 | Kramer et al. | Nov 2001 | B1 |
6323846 | Westerman et al. | Nov 2001 | B1 |
6330345 | Russo et al. | Dec 2001 | B1 |
6404900 | Qian et al. | Jun 2002 | B1 |
6408087 | Kramer | Jun 2002 | B1 |
6501142 | Thomas et al. | Dec 2002 | B2 |
6518560 | Yeh et al. | Feb 2003 | B1 |
6535622 | Russo et al. | Mar 2003 | B1 |
6546122 | Russo | Apr 2003 | B1 |
6563101 | Tullis | May 2003 | B1 |
6601169 | Wallace, Jr. et al. | Jul 2003 | B2 |
6628812 | Setlak et al. | Sep 2003 | B1 |
6661631 | Meador et al. | Dec 2003 | B1 |
6667439 | Salatino et al. | Dec 2003 | B2 |
6668072 | Hribernig et al. | Dec 2003 | B1 |
6681034 | Russo | Jan 2004 | B1 |
6683971 | Salatino et al. | Jan 2004 | B1 |
6744910 | McClurg et al. | Jun 2004 | B1 |
6754365 | Wen et al. | Jun 2004 | B1 |
6804121 | Fischbach et al. | Oct 2004 | B2 |
6804378 | Rhoads | Oct 2004 | B2 |
6876756 | Vieweg | Apr 2005 | B1 |
6961452 | Fujii | Nov 2005 | B2 |
6998721 | Zhou | Feb 2006 | B2 |
7002553 | Shkolnikov | Feb 2006 | B2 |
7003670 | Heaven et al. | Feb 2006 | B2 |
7020270 | Ghassabian | Mar 2006 | B1 |
7054470 | Bolle et al. | May 2006 | B2 |
7113179 | Baker et al. | Sep 2006 | B2 |
7136514 | Wong | Nov 2006 | B1 |
7197168 | Russo | Mar 2007 | B2 |
7263212 | Kawabe | Aug 2007 | B2 |
7280679 | Russo | Oct 2007 | B2 |
7299360 | Russo | Nov 2007 | B2 |
7339572 | Schena | Mar 2008 | B2 |
7369688 | Ser et al. | May 2008 | B2 |
7474772 | Russo et al. | Jan 2009 | B2 |
20010012384 | Kalnitsky et al. | Aug 2001 | A1 |
20020130673 | Pelrine et al. | Sep 2002 | A1 |
20020186203 | Huang | Dec 2002 | A1 |
20020188854 | Heaven et al. | Dec 2002 | A1 |
20030002718 | Hamid | Jan 2003 | A1 |
20030028811 | Walker et al. | Feb 2003 | A1 |
20030044051 | Fujieda | Mar 2003 | A1 |
20030115490 | Russo et al. | Jun 2003 | A1 |
20030123714 | O'Gorman et al. | Jul 2003 | A1 |
20030126448 | Russo | Jul 2003 | A1 |
20030135764 | Lu | Jul 2003 | A1 |
20030214481 | Xiong | Nov 2003 | A1 |
20030215116 | Brandt et al. | Nov 2003 | A1 |
20040014457 | Stevens | Jan 2004 | A1 |
20040128521 | Russo | Jul 2004 | A1 |
20040148526 | Sands et al. | Jul 2004 | A1 |
20040156538 | Greschitz et al. | Aug 2004 | A1 |
20040186882 | Ting | Sep 2004 | A1 |
20040208348 | Baharav et al. | Oct 2004 | A1 |
20040252867 | Lan et al. | Dec 2004 | A1 |
20040258282 | Bjorn et al. | Dec 2004 | A1 |
20040263479 | Shkolnikov | Dec 2004 | A1 |
20050012714 | Russo et al. | Jan 2005 | A1 |
20050041885 | Russo | Feb 2005 | A1 |
20050144329 | Tsai et al. | Jun 2005 | A1 |
20050169503 | Howell et al. | Aug 2005 | A1 |
20050179657 | Russo et al. | Aug 2005 | A1 |
20050195546 | Itoshima et al. | Sep 2005 | A1 |
20050259851 | Fyke | Nov 2005 | A1 |
20050259852 | Russo | Nov 2005 | A1 |
20060002597 | Rowe | Jan 2006 | A1 |
20060034043 | Hisano et al. | Feb 2006 | A1 |
20060078174 | Russo | Apr 2006 | A1 |
20060103633 | Gioeli | May 2006 | A1 |
20060242268 | Omernick et al. | Oct 2006 | A1 |
20060280346 | Machida | Dec 2006 | A1 |
20070014443 | Russo | Jan 2007 | A1 |
20070016779 | Lyle | Jan 2007 | A1 |
20070034783 | Eliasson et al. | Feb 2007 | A1 |
20070038867 | Verbauwhede et al. | Feb 2007 | A1 |
20070061126 | Russo et al. | Mar 2007 | A1 |
20070125937 | Eliasson et al. | Jun 2007 | A1 |
20070146349 | Errico et al. | Jun 2007 | A1 |
20070274575 | Russo | Nov 2007 | A1 |
20080013808 | Russo et al. | Jan 2008 | A1 |
Number | Date | Country |
---|---|---|
1 113 383 | Jul 2001 | EP |
1 113 405 | Jul 2001 | EP |
1 143 374 | Feb 2005 | EP |
WO 9815225 | Apr 1998 | WO |
WO 9852145 | Nov 1998 | WO |
WO 9852146 | Nov 1998 | WO |
WO 9852147 | Nov 1998 | WO |
WO 9852157 | Nov 1998 | WO |
WO 9943258 | Sep 1999 | WO |
WO 0068873 | Nov 2000 | WO |
WO 0068874 | Nov 2000 | WO |
WO 0072507 | Nov 2000 | WO |
WO 0109819 | Feb 2001 | WO |
WO 0109936 | Feb 2001 | WO |
WO 0129731 | Apr 2001 | WO |
WO 0139134 | May 2001 | WO |
WO 0165470 | Sep 2001 | WO |
WO 0173678 | Oct 2001 | WO |
WO 0177994 | Oct 2001 | WO |
WO 0180166 | Oct 2001 | WO |
WO 0194892 | Dec 2001 | WO |
WO 0194902 | Dec 2001 | WO |
WO 0194966 | Dec 2001 | WO |
WO 0195305 | Dec 2001 | WO |
WO 0199035 | Dec 2001 | WO |
WO 0199036 | Dec 2001 | WO |
WO 0215209 | Feb 2002 | WO |
WO 0215267 | Feb 2002 | WO |
WO 0244998 | Jun 2002 | WO |
WO 02069386 | Sep 2002 | WO |
WO 02071313 | Sep 2002 | WO |
WO 02073375 | Sep 2002 | WO |
WO 02086800 | Oct 2002 | WO |
WO 02093462 | Nov 2002 | WO |
WO 02095349 | Nov 2002 | WO |
WO 03007127 | Jan 2003 | WO |
WO 03017211 | Feb 2003 | WO |
WO 03049011 | Jun 2003 | WO |
WO 03049012 | Jun 2003 | WO |
WO 03049016 | Jun 2003 | WO |
WO 03049104 | Jun 2003 | WO |
WO 03075210 | Sep 2003 | WO |
Number | Date | Country | |
---|---|---|---|
20070207681 A1 | Sep 2007 | US |
Number | Date | Country | |
---|---|---|---|
60669520 | Apr 2005 | US |