Claims
- 1. A system comprising:a circuit to produce discrete output signals that include a multilevel, data dependent, voltage bias level, wherein the circuit further includes the capability to at least approximately cancel a zero introduced in the frequency response of the circuit due to capacitive coupling.
- 2. The system of claim 1, wherein said system comprises a 1394A specification compliant system.
- 3. The system of claim 2, wherein the 1394A specification compliant system includes a 1394A specification compliant receiver.
- 4. The system of claim 3, and further comprising a cable coupled to said receiver, said cable having the capability to deliver valid data signals, wherein each of said valid data signals have a voltage level, wherein the voltage level of each of said valid data signals is at least in the range from approximately 0.5 volts to approximately 2.7 volts.
- 5. The system of claim 1, wherein the system comprises a system capable of being capacitively coupled to monitor and provide feedback control to a voltage bias to reduce degradation in data transmission.
- 6. The system of claim 1, wherein said circuit includes at least two comparators coupled to a digital-to-analog converter (DAC), said DAC being adapted to provide feedback voltage signals to adjust the voltage bias level of said digital output signals.
- 7. The system of claim 6, wherein said DAC comprises a 1.5 bit DAC.
- 8. The system of claim 7, wherein said circuit to produce discrete output signals is adapted to produce a “1” logic output signal, a “0” logic output signal, and a “z” logic output signal.
- 9. The integrated circuit of claim 8, wherein the form of the logic output signals comprise differential voltage signals.
- 10. The integrated circuit of claim 8, wherein said circuit is adapted to produce and receive voltage signals that comply with the 1394A protocol specification.
- 11. The system of claim 6, and further comprising:another comparator coupled to compare input and feedback voltage signal levels; and circuitry to signal an adjustment in the feedback voltage signal levels based, at least in part, on the another comparator output signal.
- 12. The system of claim 11, wherein said circuitry to signal an adjustment comprises one of a counter and a shifter.
- 13. The system of claim 12, wherein the counter comprises an up/down counter.
- 14. The system of claim 11, wherein the another comparator comprises a differential comparator.
- 15. The system of claim 11, wherein the another comparator comprises two single-ended comparators.
- 16. The system of claim 11, wherein said circuitry to signal an adjustment is coupled so as to provide the adjustment signal to said digital-to-analog converter (DAC).
- 17. The system of claim 16, wherein said circuitry is coupled to provide the adjustment signal to adjust the magnitude of the feedback signals of said DAC.
RELATED APPLICATION
This is a continuation patent application of patent application Ser. No. 09/191,075, filed on Nov. 12, 1998, titled “Method and Circuit for Data Dependent Voltage Bias Level,” by Johnson et al.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5661482 |
Shou et al. |
Aug 1997 |
A |
6075476 |
Johnson et al. |
Jun 2000 |
A |
Non-Patent Literature Citations (1)
Entry |
“Performance Consumer Desktop Platform,” Sep. '98 Intel Developer Forum, Sep. 1998, pp. 17-29. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/191075 |
Nov 1998 |
US |
Child |
09/518107 |
|
US |