System for providing linear time position variations in write precompensation circuit for use in disk drive systems

Information

  • Patent Grant
  • 5461337
  • Patent Number
    5,461,337
  • Date Filed
    Tuesday, January 18, 1994
    30 years ago
  • Date Issued
    Tuesday, October 24, 1995
    28 years ago
Abstract
A source of equally spaced timing signals which includes a first signal source providing a first signal tracing an essentially exponential voltage curve, a second signal source including a transistor having a control electrode and an electron flow path therethrough having a voltage drop V.sub.BE thereacross, a voltage source providing a voltage V.sub.CC coupled to one end of the electron flow path, a resistance R.sub.L coupled between the control electrode and the voltage source, the other end of the flow path providing a second voltage signal in accordance with the equation V.sub.i =V.sub.H -I.sub.i R.sub.L for i=1 to n where I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.) and V.sub.H =V.sub.CC -V.sub.BE and a comparator providing a timing signal whenever the second voltage signal is greater than the first signal.
Description

BACKGROUND OF THE INVENTION
FIELD OF THE INVENTION
This invention relates to a system for providing indicia of linear or equally spaced time position variations, particularly for use in conjunction with write precompensation circuits to compensate for bit shift.
BRIEF DESCRIPTION OF THE PRIOR ART
There has been a problem in the prior art in obtaining timing signals having equal spacing therebetween in general and particularly in connection with write precompensation circuits. Write precompensation circuitry is provided to compensate for the bit shift caused by the intersymbol interference. In order to increase disk storage capacity, adjacent stored bits are placed very close together. The "1" bits are represented by alternating magnetic fluxes with the peak positions representing the data information. When two signals are superimposed upon each other, a composite of the two signals is obtained. This causes a shift of the peak position from the ideal. In the past, one way of compensating for this peak shift problem has been to write the data closer together than required by a certain amount at first so that the peak shift process would push the adjacent bits apart later and cause the final peaks to be in the idealized location. A discussion of this problem is set forth in Electronics, Apr. 21, 1982 at page 111.
A prior art write compensation circuit is shown by the block diagram implementation in FIG. 1 which recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. In this prior art circuit, all of the circuitry including pads WCS and WO bar are on a single chip and capacitor C and resistance R are off chip. The magnitude of the time shift of the signal, which is at the output at the WO bar pad, is determined by the RC network composed of resistance R and capacitor C which are external to the chip in accordance with the equation:
TPC=WP.alpha.R(C+C.sub.S) (1)
where TPC is time position compensation, .alpha. is a constant that provides the best fit of measured results, C.sub.S is stray capacitance at the WCS pad and, for example, WP=-3, -2, -1, 0, +1, +2, +3.
In the circuit of FIG. 1, a digital write data signal is provided by a digital write data circuit 2 and provides an output signal shown in FIG. 2 as WCS, this signal being applied to the positive input of a comparator 4. A digital to analog converter (DAC) 6 generates, for example, seven different DC levels or WP in the above equation, one at a time, at the negative input of the comparator 4 whose output is the WO bar output as shown in the timing diagram in FIG. 2.
As can be seen in FIG. 2, the WO bar signal is high until the voltage level at the negative input of the comparator 4 provided by the DAC is the same as or higher than the voltage level from the circuit 2. The DAC 6 generates the seven different voltage levels at seven different time positions.
Only the falling or trailing edges of signals at the WCS and WO bar pads are used for timing. As can be seen in FIG. 2, the WCS signal follows an exponential decay waveform, this occurring only when transistor Q.sub.1 of FIG. 1 is turned off due to the presence of the R and C components which are external to the chip. This is the case for a data bit "1" where current I is switched on. Essentially, the timing shift only applies to a data bit "1" as explained above. Thus, the output level of DAC 6 has to be moved in a nonlinear but controlled fashion in order to obtain "equal" time steps as the DAC output changes, this corresponding to the WP parameter stepping through the seven steps from -3 to +3 as stated in the TPC equation (1) supra. This has been a problem in the prior art.
SUMMARY OF THE INVENTION
In accordance with the present invention, the above described problem is resolved and there is provided a DAC which is capable of providing a nonlinear output to compensate for the nonlinearity in the output of the digital data write circuit 2.
The voltage V.sub.WCS on the WCS pad in FIG. 1 is shown in FIG. 3 as a solid trace which decays exponentially from V.sub.H, where V.sub.H is V.sub.CC -V.sub.BE, V.sub.CC is the supply voltage and V.sub.BE is the base to emitter voltage of a bipolar transistor in an ECL circuit. V.sub.H is defined in the output stage of an ECL-type circuit shown in FIG. 1 as follows: The current I is turned on or off, depending upon the logic state of the circuit. The highest output voltage is obtained when I=0, in which case the voltage at pad WCS is V.sub.out =(V.sub.CC -IR.sub.1 -V.sub.BE)=(V.sub.CC -V.sub.BE), where R.sub.1 is the load resistance at the base of transistor Q.sub.1. V.sub.WCS is described by the following equation as a function of time t:
V.sub.WCS =V.sub.H exp(-t/(R C.sub.T))
where C.sub.T =C+C.sub.S (stray capacitance).
As the output voltage of DAC 6 (V.sub.1 . . . V.sub.7 or V.sub.i of FIG. 3) intersects V.sub.WCS at different points, seven coordinates are generated which are represented as (t.sub.i, V.sub.i) where i=1 to 7 as shown in FIG. 3. In order to match this nonlinearity of the output at pad WCS from the circuit 2, the DAC output stage is constructed as shown in FIG. 1, where R.sub.L is the load resistance. V.sub.i represents seven equations since the largest "i" in this example is 7 and "i" represents n equations when i=n and is thus described by the equation:
V.sub.i =V.sub.CC -I.sub.i R.sub.L -V.sub.BE =V.sub.H -I.sub.i R.sub.L. (2)
There is a one-to-one mapping between I.sub.i and V.sub.i as indicated in the above equation. V.sub.i is defined to be V.sub.1 for I.sub.1, V.sub.2 for I.sub.2, etc. The purpose of this mathematical analysis is to find the requirements on I.sub.i in generating V.sub.i so that seven equal time intervals are provided and defined by (t.sub.i -t.sub.i-1) for i=1 to 7 and t.sub.o =0 or, more generally, n equal time intervals for i=1 to n.
At intersection points, V.sub.WCS =V.sub.i and the above V.sub.WCS equation in V.sub.i generates a set of seven equations for i=1 to 7 as follows:
V.sub.i =V.sub.H exp(-t.sub.i /(R C.sub.T))
or
t.sub.i =R C.sub.T 1n(V.sub.H /V.sub.i).
Equating consecutive time intervals, i.e., t.sub.2 -t.sub.1 =t.sub.1, t.sub.3 -t.sub.2 =t.sub.2 -t.sub.1, etc., results in six equations for i=1 to 6 with V.sub.o =V.sub.H. Accordingly,
V.sub.i V.sub.i =V.sub.i-1 V.sub.i+1 ( 3)
The above TPC equation (1) is evaluated for one time interval to obtain the equation t.sub.1 =.alpha.R C.sub.T. With V.sub.1 =V.sub.H exp (-t.sub.1 /(R C.sub.T)), there is derived the equation:
V.sub.1 =V.sub.H e.sup.-.alpha.. ( 4)
Manipulation of the equations (2), (3) and (4) results in the equation for i=1 to 7 of:
I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.).
Therefore, the requirements on I.sub.i for the generation of equal time steps used in write precompensation applications are provided and it is merely necessary to substitute a DAC circuit for the prior art DAC 6 of FIG. 1 which operates according to the equation for i=1 to n of:
I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.).





BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a block diagram of a prior art write compensation circuit;
FIG. 2 is a timing diagram showing the operation of the write precompensation circuit of FIG. 1;
FIG. 3 is a timing diagram showing the intersections of the V.sub.WCS waveform and the DAC output V.sub.i as V.sub.i moves from V.sub.1 to V.sub.7, generating seven equal time intervals;
FIG. 4 is a block diagram implementation of linear time variations based upon the equation I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.) for i=1 to 7;
FIG. 5 is a circuit diagram showing the generation of the currents used in FIG. 6 in accordance with the present invention; and FIG. 6 is a circuit diagram of a DAC which can be used in accordance with the present invention.





DESCRIPTION OF THE PREFERRED EMBODIMENT
A block diagram implementation of linear time position variations based upon the equation I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.) which is equation (5) above is shown in FIG. 4. A reference current sink circuit 11 is provided which operates in accordance with the equation I.sub.A =V.sub.H /R.sub.L. A 3-bit decoder 13 generates the index i for i=1 to 7 according to the decoding scheme interpreting specific write data patterns. The 3-bit decoder controls a current source circuit 15 which operates in accordance with the equation I.sub.B =(V.sub.H /R.sub.L)e.sup.-i.alpha.. Therefore, a net current I.sub.i =I.sub.A -I.sub.B is provided to control the transistor 17, the emitter of which is the output of the DAC, V.sub.i for i=1 to 7 and I.sub.i =(V.sub.H /R.sub.L)(1-e.sup.-i.alpha.). The matching characteristics of this type of circuit are met in a monolithic integrated circuit. This circuit is utilized in the circuit of FIG. 1 in place of the DAC 6 therein to provide the equally spaced timing pulses in accordance with the equations as set forth hereinabove.
Referring now to FIG. 5, there is shown a circuit diagram of an exponential current generator in accordance with the present invention. This circuit includes two inputs, iI and I.sub.R and one output, I.sub.R +I.sub.exp. The input iI is coupled to the base of an NPN transistor Q.sub.11 and then, through a resistance R.sub.3 to the base and collector of an NPN transistor Q.sub.13. The emitter of transistor Q.sub.13 is the output I.sub.R +I.sub.exp. The input I.sub.R is coupled to the collector of transistor Q.sub.11, the emitter of which is coupled to the output I.sub.R + I.sub.exp. The input I.sub.R is also coupled to the gate of transistor N.sub.1, the current path of transistor N.sub.1 being coupled between V.sub.CC potential and the collector of transistor Q.sub.13.
The equations describing the circuit of FIG. 5 are as follows:
(iI)R.sub.3 +V.sub.BE2 =V.sub.BE1
I.sub.R =I.sub.S exp (V.sub.BE1 /V.sub.T)
I.sub.exp =I.sub.S exp(V.sub.BE2 /V.sub.T)
where V.sub.BE1 is the base to emitter voltage of transistor Q.sub.11, V.sub.BE2 is the base to emitter voltage of transistor Q.sub.13, I.sub.S is the saturation current of a bipolar transistor and V.sub.T =kT/q, where k is Boltzmann's constant, T is the absolute temperature and q is the charge of an electron.
The above equations can be simplified into:
I.sub.exp =I.sub.R exp(-((iI)R.sub.3)/V.sub.T)
Therefore, the output current is given by:
I.sub.R +I.sub.exp =I.sub.R [1+exp(-((iI)R.sub.3)/V.sub.T)](6)
Transistor N.sub.1 biases the collector of transistor Q.sub.11 at a sufficiently high voltage to ensure that transistor Q.sub.11 operates in its saturation region.
Referring now to FIG. 6, there is shown a schematic diagram of a circuit which provides the currents as set forth in FIG. 4 and which can be used as a DAC in accordance with the present invention.
The exponential current generator described in conjunction with FIG. 5 is incorporated into the circuit of FIG. 6. Current iI is forced into resistance R.sub.3 and current I.sub.R is forced into transistor Q.sub.11. Transistors Q.sub.10 and Q.sub.12 are added to the circuit of FIG. 5 to minimize base current errors. The sum of the emitter currents from transistors Q.sub.11 and Q.sub.13 is given by the equation:
I.sub.R +I.sub.exp =I.sub.R [1+exp(-((iI)R.sub.3)/2V.sub.T)](7)
This equation is different from equation (6) above by a "2" factor which is present to account for the addition of transistors Q.sub.10 and Q.sub.12.
A reference current I.sub.R is provided by placing resistance R.sub.1 =R.sub.L and the base to emitter voltage V.sub.BE of transistor Q.sub.16 between V.sub.CC and ground or reference voltage. Thus, current I.sub.R =(V.sub.CC -V.sub.BE)/R.sub.L flows through transistor Q.sub.16. The two current mirrors, transistors Q.sub.15 /Q.sub.16 and transistors P.sub.3 /P.sub.4 then force current I.sub.R into transistor P.sub.3 as well. Another 2.times. current mirror composed of transistors Q.sub.14 /Q.sub.16 (the size of transistor Q.sub.14 is twice that of transistor Q.sub.16) forces a current 2I.sub.R into transistor Q.sub.14 as shown in FIG. 6.
Transistor Q.sub.1 to Q.sub.9 and resistances R.sub.4 to R.sub.6 form a standard digital to analog converter (DAC). By ratioing transistors Q.sub.7 to Q.sub.9 and resistances R.sub.4 to R.sub.6 appropriately, a current I is provided in transistor Q.sub.7, a current 2I is provided in transistor Q.sub.8 and a current 4I is provided in transistor Q.sub.9. The three switches, Q.sub.1 /Q.sub.2, Q.sub.3 /Q.sub.4 and Q.sub.5 /Q.sub.6 are controlled by signals A/A--, B/B-- and C/C-- respectively. Depending upon the logic states of signals A, B and C, there will be a signal current 0, I, 2I, . . . , 7I passing through transistor P.sub.1, this current being referred to herein as iI, where i=0, 1, 2, . . . , 7. The current mirror P.sub.1 /P.sub.2 then forces iI into transistor P.sub.2.
As discussed above, with current iI from transistor P.sub.2 travelling through resistance R.sub.3 and current I.sub.R travelling from transistor P.sub.3 into transistor Q.sub.11, the current (I.sub.R +I.sub.exp) described by equation (7) is provided at the node 1 junction as shown in FIG. 6. Also, as previously demonstrated, there is a current 2I.sub.R leaving the node 1 junction and entering transistor Q.sub.14. Summing currents at node 1 results in:
I.sub.R +I.sub.exp +I.sub.out =2 I.sub.R ##EQU1## where
.alpha.=IR.sub.3 /2V.sub.T. (9)
It is apparent that the current I.sub.out as set forth in equation (8) is identical to current I.sub.i set forth in equation (5) and shown in FIG. 4.
Transistor N.sub.2 isolates node 1 from the base of transistor Q.sub.17. The gate of transistor N.sub.2 or node 2 is biased up by transistor N.sub.3 and Q.sub.18 to replicate the connection of transistors N.sub.2 /Q.sub.14. The current mirror composed of transistors P.sub.2 /P.sub.5 forces current iI into transistor N.sub.3. As the index i increases, current iI increases, this, in turn, increasing the current I.sub.out in accordance with equation (8). As a result, node 2 moves up due to the increased current iI in transistor N.sub.3 and increased current I.sub.out in transistor N.sub.2. Accordingly, the output stage bias maintains its proper balance.
It is desirable that the coefficient .alpha. given by equation (9) be temperature invariant. As shown in FIG. 6, current I is set up as:
I=(V.sub.BG -V.sub.BE)/R (10)
where V.sub.BG is a temperature-invariant bandgap reference voltage. Since V.sub.BE has a negative temperature coefficient, current I as shown in equation (10) will increase as temperature increases. Because V.sub.T =kT/q also increases with temperature, .alpha. will be temperature invariant.
Though the invention has been described with respect to a specific preferred embodiment thereof, many variations and modifications will immediately become apparent to those skilled in the art. It is therefore the intention that the appended claims be interpreted as broadly as possible in view of the prior art to include all such variations and modification.
Claims
  • 1. A source of equally spaced timing signals, comprising:
  • a first voltage signal source providing a voltage tracing an essentially exponential voltage;
  • a second voltage signal source providing a voltage V.sub.i =V.sub.H -I.sub.i R.sub.L coupled to a current path including a transistor having a control electrode;
  • an electron flow path therethrough controlled by said control electrode; and
  • a voltage drop V.sub.BE between said control electrode and said electron flow path;
  • a resistance R.sub.L disposed between a third voltage source V.sub.CC and said control electrode; and
  • a current generator coupled between said control electrode and a reference voltage source which provides a current I.sub.i at said control electrode according to the equation for i=1 to n time intervals of: I.sub.i -(V.sub.H /R.sub.L) (1-e.sup.-i.alpha.) where .alpha.=IR.sub.L /2V.sub.T and V.sub.H =V.sub.CC -V.sub.BE ; and
  • a comparator providing a timing signal whenever said voltage V.sub.i becomes greater than said essentially exponential voltage.
  • 2. A source as set forth in claim 1, further including a current source disposed between said current path and said reference voltage source providing said voltage V.sub.i =V.sub.H -I.sub.i R.sub.L at said current path.
  • 3. A source as set forth in claim 1, further including means to vary the value of i.
  • 4. A source as set forth in claim 3, wherein said means to vary the value of i is a decoder,
  • 5. A source of equally spaced timing signals, comprising:
  • a first signal source providing a first signal tracing an essentially exponential voltage curve;
  • a electrode:
  • a electron flow path coupled to said electrode;
  • a resistance R.sub.L disposed between a voltage source and said electrode:
  • a second signal source providing a second voltage signal in accordance with the equation V.sub.i =V.sub.H -I.sub.i R.sub.L for i=1 to n where I.sub.i =(V.sub.H /R.sub.L) (1-e.sup.-i.alpha.) and V.sub.H =V.sub.CC -V.sub.BE and V.sub.BE is a base to emitter voltage drop of a transistor coupled to said second signal source; and
  • a comparator providing a timing signal whenever said second voltage signal becomes greater than said first signal.
  • 6. The source of claim 5, wherein said electrode is a control electrode and said electron flow path is formed between said control electrode and said second signal source, said transistor having a voltage drop V.sub.BE thereacross, said voltage source V.sub.CC being coupled to one end of said electron flow path, and where in said resistance R.sub.L is coupled between said control electrode and said voltage source, the other end of said flow path providing a second voltage signal to said control electrode in accordance with the equation V.sub.i -V.sub.H -I.sub.i R.sub.L for i=1 to n where I.sub.i =(V.sub.H /R.sub.L) (1-e.sup.-i.alpha.) and V.sub.H =V.sub.CC -V.sub.BE.
  • 7. A source as set forth in claim 6, further including a current source disposed between said voltage source and said control electrode to provide a current I.sub.B =(V.sub.H /R.sub.L)e.sup.-i.alpha. between said voltage source and said control electrode and a current source between said control electrode and a source of reference voltage to provide a current I.sub.A =V.sub.H /R.sub.L.
  • 8. A source as set forth in claim 5, further including means to vary the value of i.
  • 9. A source as set forth in claim 8, wherein said means to vary the value of i is a decoder.
  • 10. A source as set forth in claim 6, further including means to vary the value of i.
  • 11. A source as set forth in claim 10, wherein said means to vary the value of i is a decoder.
  • 12. A source as set forth in claim 7, further including means to vary the value of i.
  • 13. A source as set forth in claim 12, wherein said means to vary the value of i is a decoder.
US Referenced Citations (6)
Number Name Date Kind
3906247 Heffner Sep 1975
4229108 Childers Oct 1980
4549098 Fushiki Oct 1985
4712091 Schoofs et al. Dec 1987
4874964 Kondo Oct 1989
5155386 Abdi Oct 1992