Claims
- 1. A method of signal processing, said method comprising:
receiving a composite signal having a first component and a second component, the first component including a value during each of a series of time periods, and the second component including a value having a first time relation to a corresponding value of the first component during each of the series of time periods; producing a delayed second component including a value having a second time relation to a corresponding value of the first component during each of the series of time periods; and multiplexing the values of the delayed second component and the values of a component based on the first component onto a common signal path.
- 2. The method of signal processing according to claim 1, wherein the value of the delayed second component during each of the series of time periods is based on (A) the value of the second component during the time period and (B) the value of the second component during at least one time period adjacent to the time period.
- 3. The method of signal processing according to claim 1, wherein the series of time periods comp rises a series of consecutive time periods of equal duration.
- 4. The method of signal processing according to claim 3, wherein a difference between the second time relation and the first time relation is measured in durations of a time period and includes an integer portion and a nonzero fractional portion, and
wherein the fractional portion is at least one-quarter of a time period and no greater than three-quarters of a time period.
- 5. The method of signal processing according to claim 4, wherein the fractional portion is substantially equal to one-half of a time period.
- 6. The method of signal processing according to claim 1, wherein a boundary between each of the series of time periods is defined by a transition of a clock signal.
- 7. The method of signal processing according to claim 6, wherein a duty cycle of the clock signal is substantially equal to fifty percent.
- 8. The method of signal processing according to claim 1, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is less than 2n bits wide.
- 9. The method of signal processing according to claim 1, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is n bits wide.
- 10. The method of signal processing according to claim 1, further comprising producing a delayed first component based on the first component and having an integer delay with respect to the first component,
wherein multiplexing the values of the delayed second component and a component based on the first component onto a common signal path includes multiplexing the values of the delayed second component and the values of the delayed first component onto a common signal path.
- 11. A method of signal processing, said method comprising:
receiving a composite signal having a first component and a second component, the first component including a series of values, each value of the first component being constant over substantially an entire corresponding one of a series of time periods, the second component including a series of values, each value of the second component being constant over substantially an entire corresponding one of the series of time periods; producing a delayed second component based on the second component and having a fractional delay with respect to the second component, the delayed second component including a series of values, each value of the delayed second component being constant over substantially an entire corresponding one of the series of time periods; and multiplexing the delayed second component and the values of a component based on the first component onto a common signal path.
- 12. The method of signal processing according to claim 11, wherein the value of the delayed second component during each of the series of time periods is based on (A) the value of the second component during the time period and the (B) value of the second component during at least one time period adjacent to the time period.
- 13. The method of signal processing according to claim 11, wherein the series of time periods comprises a series of consecutive time periods of equal duration.
- 14. The method of signal processing according to claim 13, wherein the fractional delay is measured in durations of a time period and includes an integer portion and a nonzero fractional portion, and
wherein the fractional portion is at least one-quarter of a time period and no greater than three-quarters of a time period.
- 15. The method of signal processing according to claim 14, wherein the fractional portion is substantially equal to one-half of a time period.
- 16. The method of signal processing according to claim 11, wherein a boundary between each of the series of time periods is defined by a transition of a clock signal.
- 17. The method of signal processing according to claim 16, wherein a duty cycle of the clock signal is substantially equal to fifty percent.
- 18. The method of signal processing according to claim 11, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is less than 2n bits wide.
- 19. The method of signal processing according to claim 11, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is n bits wide.
- 20. The method of signal processing according to claim 11, further comprising producing a delayed first component based on the first component and having an integer delay with respect to the first component,
wherein multiplexing the values of the delayed second component and the values of a component based on the first component onto a common signal path includes multiplexing the values of the delayed second component and the values of the delayed first component onto a common signal path.
- 21. The method of signal processing according to claim 11, further comprising:
demultiplexing the values of the delayed second component and the values of the component based on the first component from the common signal path to produce a transferred first component based on the first component and a transferred second component based on the second component; and modulating an in-phase component of a carrier with a component based on the transferred first component and a quadrature component of the carrier with a component based on the transferred second component.
- 22. The method of signal processing according to claim 11, further comprising:
demultiplexing the values of the delayed second component and the values of the component based on the first component from the common signal path to produce a transferred first component based on the first component and a transferred second component based on the second component; and producing a first analog component based on the transferred first component and a second analog component based on the transferred second component.
- 23. A method comprising:
receiving a first composite signal having a first component and a second component; and transmitting a second composite signal having a first component and a second component, wherein a stream of digital information carried over the first component of the first composite signal is synchronous with a clock signal and has a first time relation to a stream of digital information carried over the second component of the first composite signal, and wherein a stream of digital information carried over the first component of the first composite signal is synchronous with the clock signal and has a second time relation to a stream of digital information carried over the second component of the second composite signal, and wherein the stream of digital information carried over the first component of the second composite signal is based on the stream of digital information carried over the first component of the first composite signal, and wherein the stream of digital information carried over the second component of the second composite signal is based on the stream of digital information carried over the second component of the first composite signal, and wherein the first time relation is different from the second time relation.
- 24. The method of signal processing according to claim 23, wherein the value of the second component of the second composite signal during each period of the clock signal is based on (A) the value of the second component of the second composite signal during the period of the clock signal and (B) the value of the second component of the second composite signal during at least one period of the clock signal adjacent to the period of the clock signal.
- 25. The method of signal processing according to claim 23, wherein a difference between the second time relation and the first time relation is measured in durations of a period of the clock signal and includes an integer portion and a nonzero fractional portion, and
wherein the fractional portion is at least one-quarter of a period of the clock signal and no greater than three-quarters of a period of the clock signal.
- 26. The method of signal processing according to claim 25, wherein the fractional portion is substantially equal to one-half of a period of the clock signal.
- 27. The method of signal processing according to claim 23, wherein a duty cycle of the clock signal is substantially equal to fifty percent.
- 28. The method of signal processing according to claim 23, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is less than 2n bits wide.
- 29. The method of signal processing according to claim 23, wherein the values multiplexed onto the common signal path are n bits wide, and wherein the common signal path is n bits wide.
- 30. A device configured and arranged to output a multiplexed signal based on an original composite signal having a first component and a second component, said device comprising:
a common signal path configured and arranged to carry the multiplexed signal; a multiplexer configured and arranged to receive (A) a component based on the first component and (B) a delayed second component based on the second component and to produce the multiplexed signal; and a filter configured and arranged to receive the second component and to produce the delayed second component.
- 31. The device according to claim 30, wherein the common signal path includes a plurality of terminals of a chip package that includes the device.
- 32. The device according to claim 30, further comprising a delay configured and arranged to receive the first component and to output a delayed first component based on the first component,
wherein the multiplexer is configured and arranged to receive the delayed first component.
- 33. The device according to claim 30, wherein the first component and the second component are synchronous to a clock signal, and wherein a length of a delay of the delayed second component with respect to the second component is measured in durations of a period of the clock signal and includes an integer portion and a nonzero fractional portion, and
wherein the fractional portion is at least one-quarter of a period of the clock signal and no greater than three-quarters of a period of the clock signal.
- 34. The device according to claim 30, wherein the fractional portion is substantially equal to one-half of a period of the clock signal.
- 35. The device according to claim 30, wherein the filter includes a shifter configured and arranged to receive an input value and to output a shifted value, wherein the shifted value is equal to 2i times the input value, where i is an integer, and
wherein a value of the delayed second component is based on the shifted value.
- 36. The device according to claim 30, wherein a transfer function of the filter is expressible as
- 37. A system including:
a device configured and arranged to output a multiplexed signal based on an original composite signal having a first component and a second component, said device comprising:
a common signal path configured and arranged to carry the multiplexed signal, a multiplexer configured and arranged to receive (A) a component based on the first component and (B) a delayed second component based on the second component and to produce the multiplexed signal, and a filter configured and arranged to receive the second component and to produce the delayed second component; a demultiplexer configured and arranged to receive the multiplexed signal and to produce a transferred first component based on the first component and a transferred second component based on the delayed second component, wherein the delayed second component is synchronous to the first component and has a fractional delay with respect to the second component.
- 38. The system according to claim 37, further comprising a modulator configured and arranged to modulate an in-phase component of a carrier with a component based on the transferred first component and a quadrature component of the carrier with a component based on the transferred second component.
- 39. The system according to claim 37, further comprising a first digital-to-analog converter configured and arranged to produce a first analog component based on the transferred first component and a second digital-to-analog converter configured and arranged to produce a second analog component based on the transferred second component.
RELATED APPLICATIONS
[0001] This application claims priority to U.S. Provisional Patent Application No. 60/245,231, entitled “SYSTEM, METHOD, AND APPARATUS FOR SUBSAMPLE DELAY,” filed Nov. 3, 2000 and assigned to the assignee of the present application.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60245231 |
Nov 2000 |
US |