The invention relates to memory subsystems and in particular, to providing a serialized memory interface with a bus repeater.
Computer memory subsystems have evolved over the years, but continue to retain many consistent attributes. Computer memory subsystems from the early 1980's, such as the one disclosed in U.S. Pat. No. 4,475,194 to LaVallee et al., of common assignment herewith, included a memory controller, a memory assembly (contemporarily called a basic storage module (BSM) by the inventors) with array devices, buffers, terminators and ancillary timing and control functions, as well as several point-to-point busses to permit each memory assembly to communicate with the memory controller via its own point-to-point address and data bus.
As shown in
One drawback to the use of a daisy chain bus is that it increases the probability of a failure causing multiple memory modules to be affected along the bus. For example, if the first module is non-functional, then the second and subsequent modules on the bus will also be non-functional. Another drawback to the use of a daisy chain bus is that the memory latency of each memory module on the daisy chain varies based on the placement of the memory module in the daisy chain.
Exemplary embodiments of the present invention include a packetized cascade memory system including a plurality of memory assemblies, a memory bus including multiple segments, a bus repeater module and a segment level sparing module. The bus repeater module is in communication with two or more of the memory assemblies via the memory bus. The segment level sparing module provides segment level sparing for the communication bus upon segment failure.
Additional exemplary embodiments include a method for providing a memory interface. The method includes receiving an input signal at a bus repeater module, the input signal from a memory bus including a plurality of segments. A mode associated with the bus repeater module is determined. Bits in the input signal are repositioned in response to one of the bits being associated with a failing segment. The input signal is then transmitted, via the memory bus, to one or more memory assemblies in response to the mode.
Further exemplary embodiments include a storage medium for providing a memory interface. The storage medium is encoded with machine readable computer program code and includes instructions for causing a computer to implement a method. The method includes receiving an input signal at a bus repeater module, the input signal from a memory bus including a plurality of segments. A mode associated with the bus repeater module is determined. Bits in the input signal are repositioned in response to one of the bits being associated with a failing segment. The input signal is then transmitted, via the memory bus, to one or more memory assemblies in response to the mode.
Still further exemplary embodiments include a packetized cascade communication system. The system includes a plurality of communication assemblies, a communication bus, a bus repeater module and a segment level sparing module. The communication bus includes multiple segments. The bus repeater module is in communication with two or more of the communication assemblies via the communication bus and the segment level sparing module provides segment level sparing for the communication bus upon segment failure.
Additional exemplary embodiments include a method for providing a communication interface. The method includes receiving an input signal at a bus repeater module, the input signal from a communication bus including a plurality of segments. A mode associated with the bus repeater module is determined. Bits in the input signal are repositioned in response to one of the bits being associated with a failing segment. The input signal is then transmitted, via the communication bus, to one or more communication assemblies in response to the mode.
Further exemplary embodiments include a storage medium for providing a communication interface. The storage medium is encoded with machine readable computer program code and includes instructions for causing a computer to implement a method. The method includes receiving an input signal at a bus repeater module, the input signal from a communication bus including a plurality of segments. A mode associated with the bus repeater module is determined. Bits in the input signal are repositioned in response to one of the bits being associated with a failing segment. The input signal is then transmitted, via the communication bus, to one or more communication assemblies in response to the mode.
Referring now to the drawings wherein like elements are numbered alike in the several FIGURES:
Exemplary embodiments of the present invention provide a flexible, high speed and high reliability memory system architecture and interconnect structure that includes a single-ended, point-to-point interconnection between any two high speed interconnection interfaces. The memory subsystem may be implemented in one of several structures depending on desired attributes such as reliability, performance, density, space, cost, component reuse and other elements. Exemplary embodiments of the present invention include a memory controller, memory modules and a bus repeater situated between the memory controller and the memory modules (or between two or more memory modules). The use of a bus repeater module (also referred to as a bus repeater chip) permits an increase in the maximum operating length between the memory controller and the memory modules while reducing average memory latency by having a direct point-to-point connection to and from the memory modules. By utilizing a point-to-point bus structure, an error within a single memory module will not affect the functionality of other memory modules in the memory subsystem. The bus repeater module includes several switching modes and may be adapted to either buffered memory modules and/or directly connected to a memory controller via a packetized, multi-transfer interface with enhanced reliability features. In addition, the bus repeater module may be utilized with unbuffered and/or registered memory modules in conjunction with the identical buffer device, or an equivalent bus, programmed to operate in a manner consistent with the memory interface defined for those module types.
Although point-to-point interconnects permit higher data rates, overall memory subsystem efficiency must be achieved by maintaining a reasonable number of memory modules 806 and memory devices per channel (historically four memory modules with four to thirty-six chips per memory module, but as high as eight memory modules per channel and as few as one memory module per channel). Using a point-to-point bus necessitates a bus re-drive function on each memory module, to permit memory modules to be cascaded such that each memory module is interconnected to other memory modules as well as to the memory controller 802.
An exemplary embodiment of the present invention includes two uni-directional busses between the memory controller 802 and the bus repeater module 906. The bus repeater module 906, in turn is directly connected to the memory modules 806a-d (“DIMM #1”, “DIMM #2”, “DIMM #3” and “DIMM #4”) memory structure. The downstream memory bus 904 is comprised of twenty-two single-ended signals (including a signal for a spare bit) and a differential clock pair. The downstream memory bus 904 is used to transfer address, control, data and error code correction (ECC) bits downstream from the memory controller 802 to the bus repeater 906 (over several clock cycles) and then to one or more of the memory modules 806 installed on the cascaded memory channel. The upstream memory bus 902 is comprised of twenty-three single-ended signals (including a signal for a spare bit) and a differential clock pair, and is used to transfer bus-level data and ECC bits upstream from the sourcing memory module 806 to the memory controller 802, via the bus repeater 906. The memory busses include a plurality of segments (e.g., each wire, or signal, between the bus repeater module 906 and the memory modules 806a-d; and each wire, or signal, between the memory controller 802 and the bus repeater module 906). Using this memory structure, and a four to one data rate multiplier between the DRAM data rate (e.g., 400 to 800 Mb/s per pin) and the unidirectional memory bus data rate (e.g., 1.6 to 3.2 Gb/s per pin), the memory controller 802 signal pincount, per memory channel, is reduced from approximately one hundred and twenty pins to about fifty pins.
Utilizing the memory structure depicted in
Further, the memory structure depicted in
The bus repeater module 906 does not have to be in communication with the memory controller 802. In alternate exemplary embodiments of the present invention, the bus repeater module(s) 906 may be positioned between two memory modules in a cascaded memory structure (e.g., 806a and 806b, 806b and 806c, and 806c and 806d) and not between the memory controller 802 and each memory module 806a-d. In addition, a bus repeater module 906 may be positioned between one memory module 806 (e.g., 806a) and a plurality of other memory modules 806 (e.g., 806b-d). Further, the bus repeater module 906 may be implemented as a single unit as depicted in
In alternate exemplary embodiments of the present invention, the memory controller 802 in
Referring to the four to one multiplexing mode 1004, the memory modules 806 are supplying the data (datai0, datai1, datai2 and datai3) and the bus repeater 906 multiplexes the data onto one upstream bus 902 (datao0) toward the memory controller 802. Again, memory latency is uniform among all memory modules 806. In the event of an uncorrectable error on one or more of the memory modules 806, given that there are point-to-point connections to all memory modules 806 from the bus repeater 906, the rest of the memory modules 806 will still be operational. The use of the one to four repower mode and the four to one multiplexing mode are complimentary, in that a system would generally use both operating modes to create a memory system with read and write capability.
Referring to the two to one multiplexing mode 1104 depicted in
Referring to
In addition to inputting the original or re-ordered signals to the bus sparing logic 1236, the bus sparing logic 1226 also inputs the original or re-ordered signals into a downstream bus ECC functional block 1220 to perform error detection and correction for the frame. The downstream bus ECC functional block 1220 operates on any information received or passed through the bus repeater module 906 from the downstream memory bus 904 to determine if a bus error is present. The downstream bus ECC functional block 1220 analyzes the bus signals to determine if it they are valid. Next, the downstream bus ECC functional block 1220 transfers the corrected signals to a command state machine 1214. The command state machine 1214 inputs the error flags associated with command decodes or conflicts to a pervasive and miscellaneous functional block 1210. The downstream and upstream modules also present error flags and/or error data (if any) to the pervasive and miscellaneous functional block 1210 to enable reporting of these errors to the memory controller, processor, service processor or other error management unit.
Referring to
The command state machine 1214 also determines if the corrected signals (including data, command and address signals) are directed to and should be processed by the memory module 806. If the corrected signals are directed to the memory module 806, then the command state machine 1214 determines what actions to take and may initiate DRAM action, write buffer actions, read buffer actions or a combination thereof. Depending on the type of memory module 806 (buffered, unbuffered, registered), the command state machine 1214 selects the appropriate drive characteristics, timings and timing relationships. The write data buffers 1212 transmit the data signals to a memory data interface 1206 and the command state machine 1214 transmits the associated addresses and command signals to a memory command interface 1208, consistent with the DRAM specification. The memory data interface 1206 reads from and writes memory data 1242 to a memory device. The data timing relationship to the command is different depending on the type of memory module 806. For example, when the memory data interface 1206 issues a command to a registered DIMM memory module 804, the command takes an extra clock cycle as compared to a command issued to an unbuffered DIMM memory module 806. In addition, the memory command interface 1208 outputs six differential clocks on twelve wires. To support the use of both unbuffered and registered memory modules 806, the memory a outputs 1204 and the memory b outputs 1202 from the memory command interface 1208 can be logically configured based on the type of memory module 806. For example, when the multi-mode memory device is in communication with two unbuffered DIMM memory modules 806, the memory a outputs 1204 may be directed to the first unbuffered DIMM memory module 806 and the memory b outputs 1202 may be directed to the second unbuffered DIMM memory module 806.
Data signals to be transmitted to the memory controller 802 may be temporarily stored in the read data buffers 1216 after a command, such as a read command, has been executed by the memory module 806, consistent with the memory device ‘read’ timings. The read data buffers 1216 transfer the read data into an upstream bus ECC functional block 1222. The upstream bus ECC functional block 1222 generates check bits for the signals in the read data buffers 1216. The check bits and signals from the read data buffers 1216 are input to the upstream data multiplexing functional block 1232. The upstream data multiplexing functional block 1232 merges the data on to the upstream memory bus 902 via the bus sparing logic 1238 and the driver functional block 1230. If needed, the bus sparing logic 1238 may re-direct the signals to account for a defective segment between the current memory module 806 and the upstream receiving module (or memory controller). The driver functional block 1230 transmits the original or re-ordered signals, via the upstream memory bus 902, to the next memory assembly (i.e., memory module 806) or memory controller 802 in the chain. In an exemplary embodiment of the present invention, the bus sparing logic 1238 is implemented using a multiplexor to shift the signals. The driver functional block 1230 provides macros and support logic for the upstream memory bus 902 and, in an exemplary embodiment of the present invention, includes support for a twenty-three bit, high speed, low latency cascade driver bus.
Data, clock and ECC signals from the upstream memory bus 902 are also received by any upstream bus repeater module 906 in any upstream memory module 806. These signals need to be passed upstream to the next memory module 806 or to the memory controller 802. Referring to
In addition to passing the data and ECC signals to the upstream data multiplexing functional block 1232, the bus sparing functional block 1240 also inputs the original or re-ordered data and ECC signals to the upstream bus ECC functional block 1222 to perform error detection and correction for the frame. The upstream bus ECC functional block 1222 operates on any information received or passed through the bus repeater module 906 from the upstream memory bus 902 to determine if a bus error is present. The upstream bus ECC functional block 1222 analyzes the data and ECC signals to determine if they are valid. Next, the upstream bus ECC functional block 1222 transfers any error flags and/or error data to the pervasive and miscellaneous functional block 1210 for transmission to the memory controller 802. In addition, once a pre-defined threshold for the number or type of failures has been reached, the pervasive and miscellaneous functional block 1210, generally in response to direction of the memory controller 802, may substitute the spare segment for a failing segment.
The block diagram in
As described above, the embodiments of the invention may be embodied in the form of computer-implemented processes and apparatuses for practicing those processes. Embodiments of the invention may also be embodied in the form of computer program code containing instructions embodied in tangible media, such as floppy diskettes, CD-ROMs, hard drives, or any other computer-readable storage medium, wherein, when the computer program code is loaded into and executed by a computer, the computer becomes an apparatus for practicing the invention. The present invention can also be embodied in the form of computer program code, for example, whether stored in a storage medium, loaded into and/or executed by a computer, or transmitted over some transmission medium, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the computer program code is loaded into and executed by a computer, the computer becomes an apparatus for practicing the invention. When implemented on a general-purpose microprocessor, the computer program code segments configure the microprocessor to create specific logic circuits.
While the invention has been described with reference to exemplary embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims. Moreover, the use of the terms first, second, etc. do not denote any order or importance, but rather the terms first, second, etc. are used to distinguish one element from another.
Number | Name | Date | Kind |
---|---|---|---|
3825904 | Burk et al. | Jul 1974 | A |
4028675 | Frankenburg | Jun 1977 | A |
4135240 | Ritchie | Jan 1979 | A |
4475194 | LaVallee et al. | Oct 1984 | A |
4486739 | Franaszek et al. | Dec 1984 | A |
4654857 | Samson et al. | Mar 1987 | A |
4723120 | Petty, Jr. | Feb 1988 | A |
4740916 | Martin | Apr 1988 | A |
4796231 | Pinkham | Jan 1989 | A |
4803485 | Rypinski | Feb 1989 | A |
4833605 | Terada et al. | May 1989 | A |
4839534 | Clasen | Jun 1989 | A |
4943984 | Pechanek et al. | Jul 1990 | A |
4985828 | Shimizu et al. | Jan 1991 | A |
5053947 | Heibel et al. | Oct 1991 | A |
5177375 | Ogawa et al. | Jan 1993 | A |
5206946 | Brunk | Apr 1993 | A |
5214747 | Cok | May 1993 | A |
5265049 | Takasugi | Nov 1993 | A |
5265212 | Bruce, II | Nov 1993 | A |
5287531 | Rogers, Jr. et al. | Feb 1994 | A |
5347270 | Matsuda et al. | Sep 1994 | A |
5387911 | Gleichert et al. | Feb 1995 | A |
5394535 | Ohuchi | Feb 1995 | A |
5454091 | Sites et al. | Sep 1995 | A |
5475690 | Burns et al. | Dec 1995 | A |
5513135 | Dell et al. | Apr 1996 | A |
5592632 | Leung et al. | Jan 1997 | A |
5611055 | Krishan et al. | Mar 1997 | A |
5613077 | Leung et al. | Mar 1997 | A |
5627963 | Gabillard et al. | May 1997 | A |
5629685 | Allen et al. | May 1997 | A |
5661677 | Rondeau, II et al. | Aug 1997 | A |
5666480 | Leung et al. | Sep 1997 | A |
5764155 | Kertesz et al. | Jun 1998 | A |
5822749 | Agarwal | Oct 1998 | A |
5852617 | Mote, Jr. | Dec 1998 | A |
5870325 | Nielsen et al. | Feb 1999 | A |
5872996 | Barth et al. | Feb 1999 | A |
5926838 | Jeddeloh | Jul 1999 | A |
5928343 | Farmwald et al. | Jul 1999 | A |
5930273 | Mukojima | Jul 1999 | A |
5973591 | Becjtolsheim et al. | Oct 1999 | A |
5974493 | Okumura et al. | Oct 1999 | A |
5995405 | Trick | Nov 1999 | A |
6038132 | Tokunaga et al. | Mar 2000 | A |
6049476 | Laudon et al. | Apr 2000 | A |
6076158 | Sites et al. | Jun 2000 | A |
6078515 | Nielsen et al. | Jun 2000 | A |
6096091 | Hartmann | Aug 2000 | A |
6128746 | Clark et al. | Oct 2000 | A |
6170047 | Dye | Jan 2001 | B1 |
6170059 | Pruett et al. | Jan 2001 | B1 |
6173382 | Dell et al. | Jan 2001 | B1 |
6215686 | Deneroff et al. | Apr 2001 | B1 |
6219288 | Braceras et al. | Apr 2001 | B1 |
6260127 | Olarig et al. | Jul 2001 | B1 |
6262493 | Garnett | Jul 2001 | B1 |
6292903 | Coteus et al. | Sep 2001 | B1 |
6301636 | Schultz et al. | Oct 2001 | B1 |
6317352 | Halbert et al. | Nov 2001 | B1 |
6321343 | Toda | Nov 2001 | B1 |
6338113 | Kubo et al. | Jan 2002 | B1 |
6370631 | Dye | Apr 2002 | B1 |
6378018 | Tsern et al. | Apr 2002 | B1 |
6381685 | Dell et al. | Apr 2002 | B2 |
6393528 | Arimilli et al. | May 2002 | B1 |
6473836 | Ikeda | Oct 2002 | B1 |
6477614 | Leddige et al. | Nov 2002 | B1 |
6483755 | Leung et al. | Nov 2002 | B2 |
6484271 | Gray | Nov 2002 | B1 |
6487627 | Willke et al. | Nov 2002 | B1 |
6493250 | Halbert et al. | Dec 2002 | B2 |
6496540 | Windmer | Dec 2002 | B1 |
6496910 | Baentsch et al. | Dec 2002 | B1 |
6499070 | Whetsel | Dec 2002 | B1 |
6502161 | Perego et al. | Dec 2002 | B1 |
6510100 | Grundon et al. | Jan 2003 | B2 |
6513091 | Blackmon et al. | Jan 2003 | B1 |
6526469 | Drehmel et al. | Feb 2003 | B1 |
6546359 | Week | Apr 2003 | B1 |
6549971 | Cecchi et al. | Apr 2003 | B1 |
6553450 | Dodd et al. | Apr 2003 | B1 |
6557069 | Drehmel et al. | Apr 2003 | B1 |
6564329 | Cheung et al. | May 2003 | B1 |
6587912 | Leddige | Jul 2003 | B2 |
6611905 | Grundon et al. | Aug 2003 | B1 |
6622217 | Gharachorloo et al. | Sep 2003 | B2 |
6625687 | Halbert et al. | Sep 2003 | B1 |
6625702 | Rentschler et al. | Sep 2003 | B2 |
6628538 | Funaba et al. | Sep 2003 | B2 |
6631439 | Saulsbury et al. | Oct 2003 | B2 |
6671376 | Koto et al. | Dec 2003 | B1 |
6697919 | Gharachorloo et al. | Feb 2004 | B2 |
6704842 | Janakiraman et al. | Mar 2004 | B1 |
6721944 | Chaudhry et al. | Apr 2004 | B2 |
6738836 | Kessler et al. | May 2004 | B1 |
6741096 | Moss | May 2004 | B2 |
6766389 | Hayter et al. | Jul 2004 | B2 |
6775747 | Venkatraman | Aug 2004 | B2 |
6791555 | Radke et al. | Sep 2004 | B1 |
6839393 | Sidiropoulos | Jan 2005 | B1 |
6877076 | Cho et al. | Apr 2005 | B1 |
6877078 | Fujiwara et al. | Apr 2005 | B2 |
6889284 | Nizar et al. | May 2005 | B1 |
6938119 | Kohn et al. | Aug 2005 | B2 |
6949950 | Takahashi et al. | Sep 2005 | B2 |
20010000822 | Dell et al. | May 2001 | A1 |
20010003839 | Kondo | Jun 2001 | A1 |
20020019926 | Huppenthal et al. | Feb 2002 | A1 |
20020038405 | Leddige et al. | Mar 2002 | A1 |
20020083255 | Greeff et al. | Jun 2002 | A1 |
20020103988 | Dornier | Aug 2002 | A1 |
20020112119 | Halbert et al. | Aug 2002 | A1 |
20020124195 | Nizar | Sep 2002 | A1 |
20020147898 | Rentschler et al. | Oct 2002 | A1 |
20020174274 | Wu et al. | Nov 2002 | A1 |
20030033364 | Garnett et al. | Feb 2003 | A1 |
20030056183 | Kobayahi | Mar 2003 | A1 |
20030084309 | Kohn | May 2003 | A1 |
20030090879 | Doblar et al. | May 2003 | A1 |
20030223303 | Lamb et al. | Dec 2003 | A1 |
20030236959 | Johnson et al. | Dec 2003 | A1 |
20040006674 | Hargis et al. | Jan 2004 | A1 |
20040049723 | Obara | Mar 2004 | A1 |
20040117588 | Arimilli et al. | Jun 2004 | A1 |
20040128474 | Vorbach | Jul 2004 | A1 |
20040205433 | Gower et al. | Oct 2004 | A1 |
20040230718 | Polzin et al. | Nov 2004 | A1 |
20040246767 | Vogt | Dec 2004 | A1 |
20040250153 | Vogt | Dec 2004 | A1 |
20040260909 | Lee et al. | Dec 2004 | A1 |
20040260957 | Jeddeloh et al. | Dec 2004 | A1 |
20050023560 | Ahn et al. | Feb 2005 | A1 |
20050044457 | Jeddeloh | Feb 2005 | A1 |
20050050237 | Jeddeloh | Mar 2005 | A1 |
20050050255 | Jeddeloh | Mar 2005 | A1 |
20050066136 | Schnepper | Mar 2005 | A1 |
20050080581 | Zimmerman et al. | Apr 2005 | A1 |
20050097249 | Oberlin et al. | May 2005 | A1 |
20050120157 | Chen et al. | Jun 2005 | A1 |
20050125702 | Huang et al. | Jun 2005 | A1 |
20050125703 | Lefurgy et al. | Jun 2005 | A1 |
20050144399 | Hosomi | Jun 2005 | A1 |
20050177690 | LaBerge | Aug 2005 | A1 |
20050204216 | Daily et al. | Sep 2005 | A1 |
20050257005 | Jeddeloh | Nov 2005 | A1 |
20050259496 | Hsu et al. | Nov 2005 | A1 |
Number | Date | Country |
---|---|---|
2396711 | Jun 2004 | GB |
04326140 | Nov 1992 | JP |
Number | Date | Country | |
---|---|---|---|
20060026349 A1 | Feb 2006 | US |