The present disclosure relates generally to welding power supplies, and more particularly, to systems and methods for controlling current flow through an output load of a power control circuit.
Welding power supply circuits typically convert power from a primary source to an output suitable for welding operations. The output power is provided at an appropriate voltage or current level and may be controlled and regulated according to the process requirements. Some welding processes require the output to be AC. For instance, typical high current AC outputs for gas tungsten arc welding (GTAW) or submerged arc welding (SAW) may require circuitry that efficiently generates a square wave output with a magnitude of several hundreds of amperes. Typical circuit topologies designed to meet this need include a buck converter that steps down a supplied DC voltage, a full bridge inverter that converts the stepped down DC voltage to an AC output, and an output clamp circuit that suppresses output energy caused by parasitic output inductance from welding cables during output current reversal.
Since welding operations generally require high current levels and low voltage levels at the output, an important design criterion of typical welding and plasma cutting power supply circuits is the limitation of power losses in the circuit. However, it is now recognized that traditional power supply circuits include a combination of components (e.g., buck converter, full bridge inverter, and output clamp circuit) that typically contain multiple transistors and diodes, which greatly contribute to power losses in the circuit, leading to inefficiencies in the circuit design. Indeed, it is now recognized that there exists a need for circuits that reduce the power losses in the circuit and increase the efficiency of the welding power supply.
The present disclosure is directed to systems and methods relating to a power control circuit. One embodiment of the present disclosure efficiently achieves a desired square wave AC output by combining components of a buck converter and a full bridge inverter in a unique manner. In particular, the present disclosure provides methods and systems for creating and controlling an AC output for welding, plasma cutting or heating. For example, one embodiment of the present disclosure provides a power control circuit and current flow paths through the power control circuit that are generated via switching of transistors in the circuit on and off. Specifically, in one embodiment, the power control circuit includes a pulse width modulation leg, which controls the level of current flow through an inductor. Additionally, the power control circuit may include a bidirectional buck converter that converts an unregulated DC flow from a source to a regulated DC flow through the inductor. Further, the power control circuit may include a steering leg, which controls a direction of current flow through the inductor. In some embodiments, an output clamp circuit of the power control circuit may function to suppress the parasitic load inductance during polarity reversal. In other embodiments, if a voltage higher than the input voltage is not required to maintain the arc current during polarity reversal, then the output clamp circuit may be removed and an input leg may be used to suppress the parasitic load inductance during polarity reversal.
These and other features, aspects, and advantages of the present disclosure will become better understood when the following detailed description is read with reference to the accompanying drawings, wherein:
A pulse width modulation (PWM) leg 24 modulates current received from the first capacitor 22 such that the received unregulated DC current is converted to a regulated DC current. The PWM leg 24 includes a first transistor 26 and a first diode 28 coupled in parallel, a second transistor 30 and a second diode 32 coupled in parallel, an inductor 34, and a first terminal 36 of an output 38. The first transistor 26 and the first diode 28 may be positioned in between a first node 40 and a second node 42. As illustrated in
The PWM leg 24 alternates switching of the first transistor 26 or the second transistor 30 to increase or decrease current at the output 38 as dictated by the demands of the welding or plasma cutting operation. In some embodiments, the first transistor 26, the second diode 32, and the inductor 34 may be configured to function as a buck converter. Similarly, in some embodiments, the second transistor 30, the first diode 28, and the inductor 34 may be configured to function as a buck converter, transferring energy from an input to an output by storing and subsequently releasing energy in the inductor 34. Taken together, the first transistor 26, the first diode 28, the second transistor 30, the second diode 32, and the inductor 34 may function as a bidirectional buck converter, which converts the DC voltage across the first capacitor 22 to a regulated DC current in the inductor 34.
A steering leg 46, which includes a third transistor 48 and a third diode 50 coupled in parallel and a fourth transistor 52 and a fourth diode 54 coupled in parallel, forms a half bridge inverter that determines the direction of current flow through the inductor 34. The steering leg 46 is positioned between the first outer edge 41 and the second outer edge 43 of the circuit 20. During operation, the steering leg 46 facilitates current flow either from right to left through the inductor 34 or from left to right through the inductor 34 by turning the third transistor 48 and the fourth transistor 52 on and off. The third transistor 48 and the third diode 50 may be positioned in between the first node 40 and a fourth node 56. The fourth transistor 52 and the fourth diode 54 may be positioned in between the fourth node 56 and the third node 44 such that they exist in series with the first node 40, which is positioned on the first outer edge 41 of the circuit 20, and the fourth node 56, which is positioned in between the first outer edge 41 of the circuit 20 and the second outer edge 43 of the circuit 20. A second terminal 58 of the output 38 extending from the fourth node 56 in parallel with the first outer edge 41 and the second outer edge 43 of the circuit 20 may be configured to receive current from the steering leg 46.
An output clamp leg 59 includes a second capacitor 60 that is configured to function as an output clamp circuit, which suppresses the energy in a parasitic output inductance of the welding or cutting cables during polarity reversal. The output clamp leg 59 is positioned between and connects the first outer edge 41 and the second outer edge 43 of the circuit 20. In some embodiments, the capacity of the second capacitor 60 is much less than the capacity of the first capacitor 22. In some embodiments, the peak current in the second capacitor 60 during polarity reversal may be the current in the inductor 34 and the parasitic output inductance of the welding or cutting cables.
An input leg 61 includes the first capacitor 22 and a blocking diode 62 arranged in series. As illustrated in
In some embodiments, once current flow has been established either in the left to right current path 64 or in the right to left current path 68 through the inductor 34, the direction of the current flow may be reversed. For instance, if current flow has been established in the left to right current path 64 through the inductor 34, the direction of the current flow can be reversed by turning all the transistors 26, 30, 48, 52 off. A first intermediate current flow path 72 illustrated in
When the current in the inductor 34 reaches zero, the voltage on the second capacitor 60 is at an upper limit. Subsequently, the energy built up in the second capacitor 60 will begin to discharge, reversing the direction of the current flow and establishing a current flow path 74 from right to left through the inductor 34, as illustrated in
Once current flow has been reestablished in the right to left current path 68 through the inductor 34, the direction of the current flow can be reversed by turning all the transistors 26, 30, 48, 52 off. A first intermediate current flow path 76 illustrated in
When the current in the inductor 34 reaches zero, the voltage on the second capacitor 60 is at an upper limit. Subsequently, the energy built up in the second capacitor 60 will begin to discharge, reversing the direction of the current flow and establishing a current flow path 78 from left to right through the inductor 34, as illustrated in
At the time 96, the fourth transistor 52 is turned off, and the circuit 20 is in state 3 as previously described with respect to
Subsequently, at an approximate later time 100, the current at the output 38 has reversed and is flowing from right to left through the inductor 34. The voltage on the second capacitor 60 has reached its initial condition. From the approximate time 100 to an approximate time 102, the circuit 20 is in state 5, as previously described with respect to
From a time 104 to a later time 106, the circuit 20 is in state 6 as previously described with respect to
At an approximate time 110, the current at the output 38 has reversed, and current flow is from left to right through the inductor 34 while the voltage on the second capacitor 60 has reached its initial condition. From the approximate time 110 to an approximate time 112, the circuit 20 returns to state 1, wherein the first transistor 26 and the fourth transistor 52 are on, and the current at the output 38 increases. At the approximate time 112, the current at the output 38 has reached 1000 A flowing from left to right through the inductor 34, and the circuit 20 is switching between states 1 and 2 to maintain the output current at 1000 A. In the illustrated exemplary operation, the above described sequence of states repeats for the next 10 mS cycle (i.e. 100 Hz frequency) of current at the output 38.
While only certain features of the present disclosure have been illustrated and described herein, many modifications and changes will occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the present disclosure.
This application is a continuation of U.S. patent application Ser. No. 14/100,832, filed Dec. 9, 2013, entitled “System and Methods for Efficient Provision of Arc Welding Power Source” in the name of Michael David Madsen et al., which is a divisional of U.S. patent application Ser. No. 12/486,920, filed Jun. 18, 2009, entitled “System and Methods for Efficient Provision of Arc Welding Power Source” in the name of Michael David Madsen et al., which issued as U.S. Pat. No. 8,604,384 on Dec. 10, 2013, both of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3689734 | Burley | Sep 1972 | A |
3689737 | Eckles | Sep 1972 | A |
4359622 | Dostoomian | Nov 1982 | A |
4384188 | Wright | May 1983 | A |
4438317 | Ueguri | Mar 1984 | A |
4485293 | Tabata | Nov 1984 | A |
4521671 | Fronius | Jun 1985 | A |
4544826 | Nakanishi | Oct 1985 | A |
4742208 | Overman | May 1988 | A |
4749935 | Osborne | Jun 1988 | A |
4794232 | Kimbrough | Dec 1988 | A |
4866247 | Parks | Sep 1989 | A |
4876433 | Kashima | Oct 1989 | A |
4894598 | Daggett | Jan 1990 | A |
4947021 | Stava | Aug 1990 | A |
5059766 | Gilliland | Oct 1991 | A |
5196668 | Kobayashi | Mar 1993 | A |
5278390 | Blankenship | Jan 1994 | A |
5315533 | Stich | May 1994 | A |
5357078 | Smith | Oct 1994 | A |
5591355 | Ishikawa | Jan 1997 | A |
5600550 | Cook, II | Feb 1997 | A |
5864116 | Baker | Jan 1999 | A |
5991169 | Kooken | Nov 1999 | A |
6015964 | Baker | Jan 2000 | A |
6111216 | Stava | Aug 2000 | A |
6115273 | Geissler | Sep 2000 | A |
6160241 | Stava | Dec 2000 | A |
6160722 | Thommes | Dec 2000 | A |
6172888 | Jochi | Jan 2001 | B1 |
6225598 | Nihei | May 2001 | B1 |
6278357 | Croushore | Aug 2001 | B1 |
6321139 | Terada | Nov 2001 | B1 |
6321167 | Jochi | Nov 2001 | B1 |
6359258 | Blankenship | Mar 2002 | B1 |
6365874 | Stava | Apr 2002 | B1 |
6596970 | Blankenship | Jul 2003 | B2 |
6649869 | Reynolds | Nov 2003 | B2 |
6710297 | Artelsmair | Mar 2004 | B1 |
6717108 | Hsu | Apr 2004 | B2 |
6735537 | Liu | May 2004 | B2 |
6930279 | Myers | Aug 2005 | B2 |
7049545 | Matus | May 2006 | B2 |
7064290 | Blankenship | Jun 2006 | B2 |
7091445 | Myers | Aug 2006 | B2 |
7105772 | Houston | Sep 2006 | B2 |
7141759 | Mela | Nov 2006 | B2 |
7173214 | Nadzam | Feb 2007 | B2 |
7173393 | Maeda | Feb 2007 | B2 |
7183517 | Albrecht | Feb 2007 | B2 |
7301308 | Aker | Nov 2007 | B2 |
7952310 | Hamasaki | May 2011 | B2 |
8049140 | Kawamoto | Nov 2011 | B2 |
8199536 | Mangraviti | Jun 2012 | B2 |
8225598 | Haeberer | Jul 2012 | B2 |
8269141 | Daniel | Sep 2012 | B2 |
8278882 | Gotou | Oct 2012 | B2 |
8410398 | Daniel | Apr 2013 | B2 |
8455794 | Vogel | Jun 2013 | B2 |
8525077 | Peters | Sep 2013 | B2 |
8546726 | Vogel | Oct 2013 | B2 |
8581147 | Kooken | Nov 2013 | B2 |
8637786 | Salsich | Jan 2014 | B2 |
8653413 | Vogel | Feb 2014 | B2 |
8785816 | Kooken | Jul 2014 | B2 |
8884188 | Vogel | Nov 2014 | B2 |
8952293 | Vogel | Feb 2015 | B2 |
9018802 | Sun | Apr 2015 | B2 |
9144856 | Vogel | Sep 2015 | B2 |
9492880 | Vogel | Nov 2016 | B2 |
20060049163 | Gotoh | Mar 2006 | A1 |
20060054610 | Morimoto | Mar 2006 | A1 |
20060175313 | Kooken | Aug 2006 | A1 |
20060226130 | Kooken | Oct 2006 | A1 |
20060243716 | Stava | Nov 2006 | A1 |
20070030612 | Kamath | Feb 2007 | A1 |
20070181547 | Vogel | Aug 2007 | A1 |
20070187376 | Albrecht | Aug 2007 | A1 |
20070215585 | OConnor | Sep 2007 | A1 |
20080078812 | Peters | Apr 2008 | A1 |
20080296276 | Schartner | Dec 2008 | A1 |
20090039063 | Madsen | Feb 2009 | A1 |
20100170880 | Hsu | Jul 2010 | A1 |
20100320182 | Madsen | Dec 2010 | A1 |
20120000895 | Sato | Jan 2012 | A1 |
Number | Date | Country |
---|---|---|
0319669 | Jun 1989 | EP |
0970775 | Jan 2000 | EP |
1138429 | Oct 2001 | EP |
1671737 | Jun 2006 | EP |
1671737 | Jun 2006 | EP |
2850463 | Jul 2004 | FR |
2393338 | Mar 2004 | GB |
S61273260 | Dec 1986 | JP |
2001276971 | Oct 2001 | JP |
2008140398 | Jan 2008 | WO |
Entry |
---|
International Search Report for application No. PCT/US2010/034500 dated Aug. 27, 2010. |
Number | Date | Country | |
---|---|---|---|
20160221104 A1 | Aug 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12486920 | Jun 2009 | US |
Child | 14100832 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14100832 | Dec 2013 | US |
Child | 15095952 | US |