Systems and methods for integrated circuits comprising multiple body biasing domains

Information

  • Patent Grant
  • 7859062
  • Patent Number
    7,859,062
  • Date Filed
    Thursday, September 30, 2004
    20 years ago
  • Date Issued
    Tuesday, December 28, 2010
    14 years ago
Abstract
Systems and methods for integrated circuits comprising multiple body biasing domains. In accordance with a first embodiment of the present invention, a semiconductor structure comprises a substrate of first type material. A first closed structure comprising walls of second type material extends from a surface of the substrate to a first depth. A planar deep well of said second type material underlying and coupled to the closed structure extends from the first depth to a second depth. The closed structure and the planar deep well of said second type material form an electrically isolated region of the first type material. A second-type semiconductor device is disposed to receive a first body biasing voltage from the electrically isolated region of the first type material. A well of the second-type material within the electrically isolated region of the first type material is formed and a first-type semiconductor device is disposed to receive a second body biasing voltage from the well of second-type material.
Description
FIELD OF THE INVENTION

Embodiments in accordance with the present invention relate to systems and methods for integrated circuits comprising multiple body biasing domains.


BACKGROUND

It is desirable to adjust or change operating characteristics, for example, maximum frequency of operation, leakage current, static power consumption, slew rate and the like, of transistors and more complex circuits of an integrated circuit after the integrated circuit has been produced.


SUMMARY OF THE INVENTION

Therefore, systems and methods for integrated circuits comprising multiple body biasing domains would be highly desirable.


Accordingly, systems and methods for integrated circuits comprising multiple body biasing domains are disclosed. In accordance with a first embodiment of the present invention, a semiconductor structure comprises a substrate of first type material. A first closed structure comprising walls of second type material extends from a surface of the substrate to a first depth. A planar deep well of said second type material underlying and coupled to the closed structure extends from the first depth to a second depth. The closed structure and the planar deep well of said second type material form an electrically isolated region of the first type material. A second-type semiconductor device is disposed to receive a first body biasing voltage from the electrically isolated region of the first type material. A well of the second-type material within the electrically isolated region of the first type material is formed and a first-type semiconductor device is disposed to receive a second body biasing voltage from the well of second-type material.


In accordance with another embodiment of the present invention, first and second body biasing domains comprise both p and n-type devices. The p and n-type devices in the two body biasing domains are disposed to receive body biasing voltages that are operable to modify operational characteristics of corresponding circuitry.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 illustrates a side sectional view of a portion of an integrated circuit, in accordance with embodiments of the present invention.



FIG. 2 illustrates a plan view of an exemplary layout of a logic gate within a body-biasing domain, in accordance with embodiments of the present invention.



FIG. 3 illustrates an integrated circuit comprising multiple independent body biasing domains, in accordance with embodiments of the present invention.



FIG. 4 illustrates a method of operating an integrated circuit, in accordance with embodiments of the present invention.



FIG. 5 illustrates a side sectional view of a portion of integrated circuit, in accordance with other embodiments of the present invention.





DETAILED DESCRIPTION OF THE INVENTION

In the following detailed description of the present invention, systems and methods for integrated circuits comprising multiple body biasing domains, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one skilled in the art that the present invention may be practiced without these specific details or with equivalents thereof. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.


NOTATION AND NOMENCLATURE

Some portions of the detailed descriptions which follow (e.g., process 400) are presented in terms of procedures, steps, logic blocks, processing, and other symbolic representations of operations on data bits that can be performed on computer memory. These descriptions and representations are the means used by those skilled in the data processing arts to most effectively convey the substance of their work to others skilled in the art. A procedure, computer executed step, logic block, process, etc., is here, and generally, conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps are those requiring physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated in a computer system. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, values, elements, symbols, characters, terms, numbers, or the like.


It should be borne in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present invention, discussions utilizing terms such as “storing” or “dividing” or “computing” or “testing” or “calculating” or “determining” or “storing” or “measuring” or “adjusting” or “generating” or “performing” or “comparing” or “synchronizing” or “accessing” or “retrieving” or “conveying” or “sending” or “resuming” or “installing” or “gathering” or the like, refer to the action and processes of a computer system, or similar electronic computing device that manipulates and transforms data represented as physical (electronic) quantities within the computer system's registers and memories into other data similarly represented as physical quantities within the computer system memories or registers or other such information storage, transmission or display devices.


SYSTEMS AND METHODS FOR INTEGRATED CIRCUITS COMPRISING MULTIPLE BODY BIASING DOMAINS

Embodiments in accordance with the present invention are described in the context of design and operation of integrated semiconductors. More particularly, embodiments of the present invention relate to systems and methods for integrated circuits comprising multiple body biasing domains. It is appreciated, however, that elements of the present invention may be utilized in other areas of semiconductor operation.


The following description of embodiments in accordance with the present invention is directed toward coupling a body-bias voltage to pFETs (or p-type metal oxide semiconductor field effect transistors [MOSFETS]) formed in surface N-wells and/or nFETs (or n-type MOSFETS) formed in surface P-wells when a p-type substrate and an N-well process are utilized. For example, the coupling can comprise a conductive sub-surface region of N-type doping, e.g., a deep N-well. It is to be appreciated, however, that embodiments in accordance with the present invention are equally applicable to coupling a body-bias voltage to nFETs (or n-type MOSFETS) formed in surface P-wells and/or pFETs (or p-type MOSFETS) formed in surface N-wells when an n-type substrate and a P-well process are utilized, e.g., comprising a conductive sub-surface region of p-type doping, e.g., a deep P-well. Consequently, embodiments in accordance with the present invention are well suited to semiconductors formed in both p-type and n-type materials, and such embodiments are considered within the scope of the present invention.



FIG. 1 illustrates a side sectional view of a portion of integrated circuit 100, in accordance with embodiments of the present invention. Integrated circuit 100 comprises a wafer substrate 199, typically of P+ type material, and an optional epitaxy layer 198, e.g., of P− type material. Substrate 199 and optional epitaxy layer 198 are frequently coupled to a ground reference in a variety of well-known manners, and can provide a ground reference to some of the circuitry of integrated circuit 100.


Integrated circuit 100 further comprises a body-biasing domain 101. Body biasing domain 101 comprises a portion of circuitry of integrated circuit 100, typically comprising both n-type metal oxide semiconductors (NMOS), e.g., NFET 110, and p-type metal oxide semiconductors (PMOS), e.g., PFET 120. Body biasing domain 101 enables circuits within body biasing domain 101, e.g., NFET 110 and/or PFET 120, to operate at body biasing voltages that are different from body biasing voltages utilized for other circuitry of integrated circuit 100 located outside of body biasing domain 101.


For example, other circuitry of integrated circuit 100 outside of body biasing domain 101 can function without an explicitly provided body bias, e.g., a source voltage is the same as the substrate voltage. Such an arrangement without an explicitly provided body biasing voltage is common, particularly for digital circuitry. Alternatively, other circuitry of integrated circuit 100 outside of body biasing domain 101 can function with explicitly applied biasing body voltages that are different in origin and/or value from those body biasing voltages applied within body biasing domain 101.


It is to be appreciated that a body biasing domain may generally comprise more than the single transistor of each type illustrated in FIG. 1. A body-biasing domain can comprise many transistors, for example, a complete functional circuit or logical sub-unit of a microprocessor, e.g., an arithmetic logic unit (ALU) or a memory controller.


N-type diffusion 140 forms a continuous “guard ring” or wall forming an outside border of body biasing domain 101. It is to be appreciated that embodiments in accordance with the present invention are well suited to a variety of shapes (as seen in plan view) for n-type diffusion 140. For example, a plan view of n-type diffusion 140 can be rectangular, have curving features, e.g., convex or non-convex, and/or a variety of other closed shapes, including self-intersecting shapes. Deep n-well 150 is formed at a depth approximately corresponding to the bottom of n-type diffusion 140. Deep n-well 150 underlies n-type diffusion 140 to form a bottom for body biasing domain 101. Deep n-well 150 in conjunction with N− type diffusion 140 forms an isolation tub 130 of p-type material. For example, material in isolation tub 130 is electrically isolated from wafer substrate 199 by deep n-well 150 in conjunction with n-type diffusion 140.


In accordance with alternative embodiments of the present invention, a body biasing domain border diffusion or guard ring can be topped with metallization. For example, n-type diffusion wall 140 can be coupled to and topped with metallization to form a metal “strap” 170. Metal strap 170 is generally substantially the same shape (in plan view) as an associated guard ring. Metal strap 170 generally has a lower resistance than n-type diffusion wall 140. Consequently, metal strap 170 can advantageously decrease a resistance of a border of a body-biasing domain, e.g., n-type diffusion wall 140. Such decreased resistance can improve a distribution of a body biasing voltage, e.g., VNW, and/or decrease a need for contacts into a border of a body-biasing domain. Such a decrease in needed contacts can beneficially simplify routing of body biasing voltages as well as reduce integrated circuit area required for such contacts.


A body biasing voltage, VPW, for n-type metal oxide semiconductors, e.g., NFET 110, is coupled to isolation tub 130 of p-type material via a plurality of contact terminals 135. Contact terminals 135 can be coupled to metallization of integrated circuit 100. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VPW, the threshold voltage of that transistor can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


It is appreciated that p-type metal oxide semiconductors are generally formed in n-type material. N-well 160 is formed within isolation tub 130 of p-type material. It is generally desirable for N-well 160 to extend into deep n-well 150. For example, n-well 160 can be formed to approximately the same depth as n-well 140.


A body biasing voltage, VNW, for p-type metal oxide semiconductors, e.g., PFET 120, is coupled to n-well 160 via optional contact terminal 165. Alternatively, VNW can be coupled via contact terminals 145, n diffusion 140 and deep n-well 150 to n-well 160. Contact terminals 165 and/or contact terminals 145 can be coupled to metallization of integrated circuit 100. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VNW, the threshold voltage of that transistor can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


Because integrated circuits typically comprise both n-type and p-type devices, e.g., complimentary metal oxide semiconductors (CMOS), the term “body biasing domain” can be used to represent or refer to a group of n-type devices and p-type devices sharing one body biasing voltage or a pair of body biasing voltages, sometimes also referred to as a “set” of body biasing voltages. The set of body biasing voltages will generally be utilized in tandem to adjust operating characteristics of the group of devices as a whole. For example, generally a set of body biasing voltages will be adjusted to achieve similar adjustments to operating characteristics of both n-type and p-type devices, e.g., increase threshold voltages of both n-type and p-type devices. However, it is to be appreciated that it may be desirable to perform different adjustments of p-type device and n-type devices within a body-biasing domain. For example, it may be desirable to increase the threshold voltage of n-type devices while decreasing the threshold voltage of p-type devices. Similarly, it may be desirable to decrease the threshold voltage of n-type devices and not adjust the threshold voltage of p-type devices. All such paired adjustments are considered within the scope of embodiments of the present invention.


Such adjustments of threshold voltage generally result in changes to other characteristics of a transistor, for example, maximum frequency of operation, leakage current and/or power consumption. It is to be appreciated that such changes to transistor characteristics can be realized without changes to the physical structure of the transistor. More particularly, such changes to transistor characteristics can be realized in a time-variable nature after an integrated circuit has been produced. For example, a transistor within a body biasing domain can be operated at a first set of characteristics corresponding to a first applied body biasing voltage at one time, and the same transistor can be operated at a second set of characteristics corresponding to a second applied body biasing voltage at a second time.


In accordance with another embodiment of the present invention, a body biasing domain border diffusion can comprise portions of active devices. FIG. 5 illustrates a side sectional view of a portion of integrated circuit 500, in accordance with embodiments of the present invention. It is to be appreciated that FIG. 5 does not depict identical structures to those of FIG. 1. However, there are many similarities, and similar features are given similar numbers, e.g., 150/550 for a deep n-well that forms a portion of an isolation structure that isolates a region of p material.


Integrated circuit 500 comprises a wafer substrate 599, typically of P+ type material, and an optional epitaxy layer 598, e.g., of P− type material. Substrate 599 and optional epitaxy layer 598 are frequently coupled to a ground reference in a variety of well-known manners, and can provide a ground reference to some of the circuitry of integrated circuit 500.


Integrated circuit 500 further comprises a body-biasing domain 501. Body biasing domain 501 comprises a portion of circuitry of integrated circuit 500, typically comprising both n-type metal oxide semiconductors (NMOS), e.g., NFET 510, and p-type metal oxide semiconductors (PMOS), e.g., PFET 520. Body biasing domain 501 enables circuits within body biasing domain 501, e.g., NFET 510 and/or PFET 520, to operate at body biasing voltages that are different from body biasing voltages utilized for other circuitry of integrated circuit 500 located outside of body biasing domain 501.


For example, other circuitry of integrated circuit 500 outside of body biasing domain 501 can function without an explicitly provided body bias, e.g., a source voltage is the same as the substrate voltage. Such an arrangement without an explicitly provided body biasing voltage is common, particularly for digital circuitry. Alternatively, other circuitry of integrated circuit 500 outside of body biasing domain 501 can function with explicitly applied biasing body voltages that are different in origin and/or value from those body biasing voltages applied within body biasing domain 501.


It is to be appreciated that a body biasing domain may generally comprise more than the single transistor of each type illustrated in FIG. 5. A body-biasing domain can comprise many transistors, for example, a complete functional circuit or logical sub-unit of a microprocessor, e.g., an arithmetic logic unit (ALU) or a memory controller.


N-type diffusion 540 and 541 form a continuous “guard ring” or wall forming an outside border of body biasing domain 501. It is to be appreciated that item 540 and item 541 are different portions of the same n-type diffusion structure. It is to be further appreciated that embodiments in accordance with the present invention are well suited to a variety of shapes (as seen in plan view) for n-type diffusions 540 and 541. For example, a plan view of n-type diffusions 540 and 541 can be rectangular, have curving features and/or a variety of other closed shapes. Deep n-well 550 is formed at a depth approximately corresponding to the bottom of n-type diffusions 540 and 541. Deep n-well 550 underlies n-type diffusions 540 and 541 to form a bottom for body biasing domain 501. Deep n-well 550 in conjunction with n-type diffusions 540 and 541 forms an isolation tub 530 of p-type material. For example, material in isolation tub 530 is electrically isolated from wafer substrate 599 by deep n-well 550 in conjunction with n-type diffusion 540.


A body biasing voltage, VPW, for n-type metal oxide semiconductors, e.g., NFET 510, is coupled to isolation tub 530 of p-type material via a plurality of contact terminals 535. Contact terminals 535 can be coupled to metallization of integrated circuit 500. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VPW, the threshold voltage of that transistor can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


It is appreciated that p-type metal oxide semiconductors are generally formed in n-type material. In accordance with embodiments of the present invention, diffusion 541 (a segment of n-type diffusions 540 and 541) can be utilized as an n-type “well” for the formation of p-type metal oxide semiconductors, e.g., PFET 520.


A body biasing voltage, VNW, for p-type metal oxide semiconductors, e.g., PFET 520, is coupled to n-well 541 via contact terminal 565. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VNW, the threshold voltage of that transistor can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


It is to be appreciated that a terminal of NFET 510 is formed within n-type diffusion 540 (a segment of n-type diffusions 540 and 541). In accordance with embodiments of the present invention, diffusion walls forming a border of a body-biasing domain, e.g., n-type diffusion 540, are well suited to comprising portions, e.g., terminals, of active devices.


In accordance with embodiments of the present invention, the novel structures placing active devices in body biasing diffusion walls or “guard rings” forming a border of a body-biasing domain, can advantageously reduce the integrated circuit space required for such border structures. In addition, such novel structures can also be of benefit in retrofitting body-biasing systems into pre-existing non-body biased designs.



FIG. 2 illustrates a plan view of an exemplary layout of a two-input NAND gate within a body-biasing domain 201, in accordance with embodiments of the present invention. Signal “A” 202 and signal “B” 203 are the inputs to the NAND gate. It is to be appreciated that FIG. 2 does not depict identical structures to those of FIG. 1. However, there are many similarities, and similar features are given similar numbers, e.g., 160/260 for n-wells within an isolated region of p-type material.


Body biasing domain 201 comprises a “ring” or wall 240 of n-type diffusion. A deep n well (not shown for clarity) underlies body-biasing domain 201 within the closed borders of n-type diffusion 240. Above the deep n well is an isolation tub (not shown for clarity) of p-type material. The deep n well generally corresponds to deep n well 150 of FIG. 1 and the isolation tub generally corresponds to isolation tub 130 of FIG. 1.


An NFET 210 is formed within the isolation tub, similarly to NFET 110 of FIG. 1. A body biasing voltage, VPW, for n-type metal oxide semiconductors, e.g., NFET 210, is coupled to the isolation tub of p-type material via a plurality of contact terminals 235. Contact terminals 235 are typically coupled to metallization of an integrated circuit. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VPW, the threshold voltage of that transistor, e.g., NFET 210, can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


PFET 220 is formed within n-well 260. N-well 260 is generally analogous to n-well 160 of FIG. 1. A body biasing voltage, VNW, for p-type metal oxide semiconductors, e.g., PFET 220, is coupled via contact terminals 245, n diffusion 240 and the deep n-well to n-well 260. Optionally, contacts can be made directly to n-well 260. Contact terminals made directly to n-well 260 and/or contact terminals 245 are typically coupled to metallization of an integrated circuit. By adjusting a body biasing voltage of a transistor, e.g., body biasing voltage VNW, the threshold voltage of that transistor, e.g., PFET 220, can be adjusted, e.g., increased or decreased, relative to the nominal threshold voltage of that transistor without an applied body biasing voltage.


Optionally, a closed region of p-type diffusion 270, similar to n-type diffusion 240 can be constructed within the borders of n-type diffusion 240. P-type diffusion 270 can aid in coupling body biasing voltage VPW to the isolation tub, and provides further isolation to the body terminals of devices within body biasing domain 201. In accordance with embodiments of the present invention, closed region of p-type diffusion 270 can be topped with metallization to form a structure similar to that of metal strap 170 of FIG. 1.


It is to be appreciated that, in accordance with embodiments of the present invention, active devices, or portions of active devices can be formed in closed region of p-type diffusion 270 in a manner complementary to the descriptions of FIG. 5.


Returning to FIG. 2, coupling to n-type diffusion 240, p-type diffusion 270 and/or an isolation tub can advantageously be made via controlled collapse chip connection (C4) contacts. For example, contact 235 can be a C4 contact.


This novel body biasing domain enables a first group of both n-type and p-type devices to receive body biasing voltages. Beneficially, such body biasing voltages can be applied to the first group of devices independent of a second group of devices, located outside of this structure. For example, body biasing voltages can be applied to devices of the first group at the same time that no explicit body biasing voltages are applied to devices of the second group.


In accordance with another embodiment of the present invention, multiple body biasing domains can be embodied within a single integrated circuit. Such multiple body biasing domains enable multiple groups of both n-type and p-type devices to receive body biasing voltages that act upon different groups in different manners. For example, a first group of devices within a first body biasing domain can have body biasing voltages applied that decrease leakage current and/or static power. Applying such body biasing voltages can beneficially decrease total power consumption when, for example, the function of the first group of devices is (temporarily) not required. Simultaneously, for example, a second group of devices within a second body biasing domain can have body biasing voltages applied that increase a maximum frequency of operation for some or all of those devices in the second body biasing domain.



FIG. 3 illustrates an integrated circuit 300 comprising multiple independent body biasing domains, in accordance with embodiments of the present invention. Integrated circuit 300 comprises three independent body biasing domains, 310, 320 and 330. It is to be appreciated that, in general, though not required, the three independent body biasing domains, 310, 320 and 330 can operate with three different operating voltages, e.g., Vdd1, Vdd2 and/or Vdd3.


Body biasing domain 310 is coupled to VPW1 and VNW1 to provide body biasing voltages to n-type devices and p-type devices within body biasing domain 310. Similarly, body biasing domain 320 is coupled to VPW2 and VNW2 to provide body biasing voltages to n-type devices and p-type devices within body biasing domain 320, and body biasing domain 330 is coupled to VPW3 and VNW3 to provide body biasing voltages to n-type devices and p-type devices within body biasing domain 330. It is appreciated that each body biasing domain 310, 320 and 330 electrically isolates the bodies of devices with one domain from the devices in the other domains. Further, each body biasing domain 310, 320 and 330 electrically isolates the bodies of devices with one domain from the bodies of any other devices on integrated circuit 300, e.g., those devices constructed directly into a substrate.


As a beneficial consequence, the body biasing voltages applied to the multiple body biasing domains need not be equal. For example, VNW1 is not required to be equal to VNW2 nor is VNW1 required to be equal to VNW3. Advantageously, application of body biasing voltages can be utilized to achieve differing effects among multiple body biasing domains. For example, devices in a first domain can be “sped” up, e.g., by reducing VNW1 and increasing VPW1. Devices in a second domain can be slowed down, e.g., by increasing VNW2 and decreasing VPW2. Devices in a third domain can be slowed down to the point that they no longer perform their desired function, e.g., a multiplier unit in a microprocessor can no longer multiply at the microprocessor clock rate.


Such a capability to slow down a group of devices to a point that they are “off” can be highly beneficial in reducing static power consumption. For example, if the exemplary multiplier unit is not needed, e.g., no multiply instructions are to be executed, for a period of time, the multiplier unit can be greatly slowed down, e.g., turned “off” via control of body biasing voltages. This technique can produce enhanced power savings compared to the conventional art method of only turning off a clock signal to unused circuitry.


The use of multiple body biasing domains adds flexibility to circuit design and/or manufacturing processes. For example, if circuitry within body biasing domain 310 was designed to function under nominal manufacturing process conditions, a particular instance of the integrated circuit may not function due to process variations, for example rendering the circuit “too slow.” Applying a pair of body biasing voltages to body biasing domain 310 can modify the operation of such circuitry such that it becomes functional under the biasing conditions, without detrimental effect to other circuitry outside of body biasing domain 310.


Alternatively, circuitry within body biasing domain 310 could be designed not to function under nominal manufacturing process conditions. For example, the manufacturing process conditions could be “tuned” to skew the manufacturing distribution toward lower power, slower parts. Such skewing can be acceptable for many circuits on the integrated circuit, for example. However, there can be some circuits that are “designed” not to work at projected process conditions. The behavior of such circuits can be adjusted after manufacture, e.g., during operation of the integrated circuit, by the application of body biasing voltage(s) such that the circuits function under biased operational conditions.


It is appreciated that locating such circuitry in an independent body biasing domain of the integrated circuit enables such adjustments without undesired adjustment of the other, working, circuitry of the integrated circuit.



FIG. 3 further illustrates optional body biasing voltage source 340. Optional body biasing voltage source 340 produces multiple body biasing voltages for use by the multiple body biasing domains of integrated circuit 300. Alternatively, some or all body biasing voltages can be coupled from off-chip sources.



FIG. 3 also illustrates optional signal 350 traveling between body biasing domain 320 and body biasing domain 330. Although the multiple body biasing domains isolate body terminals of devices within a domain from body terminals of devices within another domain (or the substrate), they do not necessarily isolate all signals in one domain from other domains. In general, it is beneficial to access signals generated in one domain from other domains.


It is to be appreciated that embodiments in accordance with the present invention can be combined with embodiments of co-pending commonly-owned U.S. patent application Ser. No. 10/334,272 filed Dec. 31, 2002, entitled “Diagonal Deep Well Region for Routing Body-Bias Voltage for MOSFETs in Surface Well Regions” to Pelham and Burr, which is hereby incorporated herein by reference in its entirety. More particularly, body-biasing domains described herein can be utilized in integrated circuits embodying systems and techniques of routing body biasing voltage described in the referenced Application. For example, a body-biasing domain can be constructed within a region of an integrated circuit comprising diagonal deep wells routing body-biasing voltages. Alternatively, body-biasing domains can be utilized in a first portion of an integrated circuit while diagonal deep wells are utilized in a second portion of the integrated circuit.



FIG. 4 illustrates a method 400 of operating an integrated circuit, in accordance with embodiments of the present invention. In 410, a first pair of body biasing voltages is applied to circuitry of a first body-biasing domain. In 420, a second pair of body biasing voltages is applied to circuitry of a second body-biasing domain.


In 430 a function characteristic of the integrated circuit utilizing the circuitry of the second body-biasing domain is performed. For example, if the circuitry of the second body biasing domain comprises a multiplier unit, a multiply function is performed. Embodiments in accordance with the present invention are well suited to a wide variety of functions that can be implemented within integrated circuits.


Embodiments in accordance with the present invention, systems and methods for integrated circuits comprising multiple body biasing domains, are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the present invention should not be construed as limited by such embodiments, but rather construed according to the below claims.

Claims
  • 1. A semiconductor device comprising: an epitaxy layer including: a border region of a first conductivity type, wherein the border region extends to a first depth and forms a continuous structure around a first region; anda buried region of the first conductivity type connected to the border region to form a bottom for the first region, wherein the buried region is located internally with respect to the epitaxy layer, wherein the border region and the buried region are configured to electrically isolate a first body biasing voltage of the first region from a second body biasing voltage of a second region; anda substrate of a second conductivity type, wherein the epitaxy layer of the second conductivity type is formed on the substrate.
  • 2. The semiconductor device of claim 1 further comprising: a metal layer on a surface of the border region.
  • 3. The semiconductor device of claim 1, wherein the buried region is planar, and wherein the epitaxy layer further includes: a second border region of the second conductivity type, wherein the second border region extends to a second depth and forms a second continuous structure around the first region, wherein the border region forms the continuous structure around the first region and the second border region.
  • 4. The semiconductor device of claim 3 further comprising: a metal layer on a surface of the second border region.
  • 5. The semiconductor device of claim 1 further comprising: a first transistor of the first conductivity type partially located in the first region and partially located in the border region.
  • 6. The semiconductor device of claim 5 further comprising: a first contact connected to the first region to receive the first body biasing voltage for the first transistor.
  • 7. The semiconductor device of claim 1 further comprising: a first transistor of the second conductivity type located in the border region.
  • 8. The semiconductor device of claim 7 further comprising: a first contact connected to the border region to receive the first body biasing voltage for the first transistor.
  • 9. A semiconductor device comprising: an epitaxy layer including: a first transistor of a first conductivity type;a second transistor of a second conductivity type;a border region of the first conductivity type, wherein the border region extends to a first depth and forms a continuous structure around a first region including the first and second transistors; anda buried region of the first conductivity type connected to the border region to form a bottom for the first region, wherein the buried region is located internally with respect to the epitaxy layer, wherein the border region and the buried region are configured to electrically isolate a first body biasing voltage of the first region from a second body biasing voltage of a second region; anda substrate of the second conductivity type, wherein the epitaxy layer of the second conductivity type is formed on the substrate.
  • 10. The semiconductor device of claim 9 further comprising: a metal layer on a surface of the border region.
  • 11. The semiconductor device of claim 9, wherein the buried region is planar, and wherein the epitaxy layer further includes: a second border region of the second conductivity type, wherein the second border region extends to a second depth and forms a second continuous structure around the first region including the first and second transistors, wherein the border region forms the continuous structure around the first region and the second border region.
  • 12. The semiconductor device of claim 11 further comprising: a metal layer on a surface of the second border region.
  • 13. The semiconductor device of claim 9 further comprising: a first contact connected to the first region to receive the first body biasing voltage for the first transistor.
  • 14. The semiconductor device of claim 13 further comprising: a well of the first conductivity type located in the first region, wherein the well includes the second transistor.
  • 15. The semiconductor device of claim 14 further comprising: a second contact connected to the well to receive a third body biasing voltage for the second transistor.
  • 16. The semiconductor device of claim 14, wherein the well is connected to the buried region to receive a third body biasing voltage for the second transistor.
  • 17. A semiconductor device comprising: an epitaxy layer including: a first border region of a first conductivity type, wherein the first border region extends to a first depth and forms a first continuous structure around a first region;a first buried region of the first conductivity type connected to the first border region to form a bottom for the first region, wherein the first buried region is located internally with respect to the epitaxy layer;a second border region of the first conductivity type, wherein the second border region extends to a second depth and forms a second continuous structure around a second region; anda second buried region of the first conductivity type connected to the second border region to form a bottom for the second region, wherein the second buried region is located internally with respect to the epitaxy layer,wherein the first border region and the first buried region are configured to electrically isolate a first body biasing voltage of the first region from a second body biasing voltage of the second region, andwherein the second border region and the second buried region are configured to electrically isolate the second body biasing voltage of the second region from the first body biasing voltage of the first region; anda substrate of a second conductivity type, wherein the epitaxy layer of the second conductivity type is formed on the substrate.
  • 18. The semiconductor device of claim 17 further comprising: a first metal layer on a surface of the first border region; anda second metal layer on a surface of the second border region.
  • 19. The semiconductor device of claim 17, wherein the first and second buried regions are planar, and wherein the epitaxy layer further includes: a third border region of the second conductivity type, wherein the third border region extends to a third depth and forms a third continuous structure around the first region, wherein the first border region forms the first continuous structure around the first region and the third border region.
  • 20. The semiconductor device of claim 19 further comprising: a metal layer on a surface of the third border region.
  • 21. The semiconductor device of claim 17, wherein the first region includes a first plurality of transistors of the first conductivity type and a second plurality of transistors of the second conductivity type.
  • 22. The semiconductor device of claim 21 further comprising: a first contact connected to the first region to receive the first body biasing voltage for the first plurality of transistors.
  • 23. The semiconductor device of claim 22 further comprising: a well of the first conductivity type located in the first region, wherein the well includes the second plurality of transistors; anda second contact connected to the well to receive a third body biasing voltage for the second plurality of transistors.
RELATED APPLICATIONS

This application is a continuation-in-part of commonly owned U.S. patent application Ser. No. 10/771,015, filed Feb. 2, 2004, now U.S. Pat. No. 7,205,758, entitled “Systems and Methods for Adjusting Threshold Voltage” to Masleid and Burr, which is hereby incorporated herein by reference in its entirety. Co-pending, commonly owned U.S. patent application Ser. No. 10/956,218, filed Sep. 30, 2004, entitled “Systems and Methods for Integrated Circuits Comprising Multiple Body Bias Domains” to Koniaris and Burr, is hereby incorporated herein by reference in its entirety. Co-pending commonly-owned U.S. patent application Ser. No. 10/334,272 filed Dec. 31, 2002, entitled “Diagonal Deep Well Region for Routing Body-Bias Voltage for MOSFETs in Surface Well Regions” to Pelham and Burr, is hereby incorporated herein by reference in its entirety as reference material.

US Referenced Citations (158)
Number Name Date Kind
5086501 DeLuca et al. Feb 1992 A
5096084 Wells Mar 1992 A
5146298 Eklund Sep 1992 A
5167024 Smith et al. Nov 1992 A
5201059 Nguyen Apr 1993 A
5204863 Saint-Joigny et al. Apr 1993 A
5218704 Watts, Jr. et al. Jun 1993 A
5230055 Katz et al. Jul 1993 A
5239652 Seibert et al. Aug 1993 A
5243559 Murai Sep 1993 A
5422591 Rastegar et al. Jun 1995 A
5422806 Chen et al. Jun 1995 A
5440520 Schutz et al. Aug 1995 A
5461266 Koreeda et al. Oct 1995 A
5502838 Kikinis Mar 1996 A
5511203 Wisor et al. Apr 1996 A
5519309 Smith May 1996 A
5560020 Nakatani et al. Sep 1996 A
5592173 Lau et al. Jan 1997 A
5610533 Arimoto et al. Mar 1997 A
5682093 Kivela Oct 1997 A
5692204 Rawson et al. Nov 1997 A
5717319 Jokinen Feb 1998 A
5719800 Mittal et al. Feb 1998 A
5727208 Brown Mar 1998 A
5745375 Reinhardt et al. Apr 1998 A
5752011 Thomas et al. May 1998 A
5754869 Holzhammer et al. May 1998 A
5757171 Babcock May 1998 A
5778237 Yamamoto et al. Jul 1998 A
5812860 Horden et al. Sep 1998 A
5815724 Mates Sep 1998 A
5825674 Jackson Oct 1998 A
5848281 Smalley et al. Dec 1998 A
5880620 Gitlin et al. Mar 1999 A
5884049 Atkinson Mar 1999 A
5894577 MacDonald et al. Apr 1999 A
5923545 Nguyen Jul 1999 A
5933649 Lim et al. Aug 1999 A
5940785 Georgiou et al. Aug 1999 A
5940786 Steeby Aug 1999 A
5973526 Dabral Oct 1999 A
5974557 Thomas et al. Oct 1999 A
5996083 Gupta et al. Nov 1999 A
5996084 Watts Nov 1999 A
6023186 Kuroda Feb 2000 A
6035407 Gebara et al. Mar 2000 A
6047248 Georgiou et al. Apr 2000 A
6048746 Burr Apr 2000 A
6055644 Henkel Apr 2000 A
6055655 Momohara Apr 2000 A
6078319 Bril et al. Jun 2000 A
6087892 Burr Jul 2000 A
6091283 Murgula et al. Jul 2000 A
6097242 Forbes et al. Aug 2000 A
6118306 Orton et al. Sep 2000 A
6119241 Michail et al. Sep 2000 A
6157092 Hofmann Dec 2000 A
6202104 Ober Mar 2001 B1
6216235 Thomas et al. Apr 2001 B1
6218708 Burr Apr 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6218895 De et al. Apr 2001 B1
6232793 Arimoto et al. May 2001 B1
6232827 De et al. May 2001 B1
6272642 Pole, II et al. Aug 2001 B2
6272666 Borkar et al. Aug 2001 B1
6279048 Fadavi-Ardekani et al. Aug 2001 B1
6303444 Burr Oct 2001 B1
6304824 Bausch et al. Oct 2001 B1
6311287 Dischler et al. Oct 2001 B1
6314522 Chu et al. Nov 2001 B1
6333571 Teraoka et al. Dec 2001 B1
6341087 Kunikiyo Jan 2002 B1
6345363 Levy-Kendler Feb 2002 B1
6347379 Dai et al. Feb 2002 B1
6378081 Hammond Apr 2002 B1
6388432 Uchida May 2002 B2
6392467 Oowaki et al. May 2002 B1
6411156 Borkar et al. Jun 2002 B1
6415388 Browning et al. Jul 2002 B1
6425086 Clark et al. Jul 2002 B1
6427211 Watts, Jr. Jul 2002 B2
6442746 James et al. Aug 2002 B1
6456157 Forbes et al. Sep 2002 B1
6457135 Cooper Sep 2002 B1
6466077 Miyazaki et al. Oct 2002 B1
6477654 Dean et al. Nov 2002 B1
6484265 Borkar et al. Nov 2002 B2
6487668 Thomas et al. Nov 2002 B2
6489224 Burr Dec 2002 B1
6510400 Moriyama Jan 2003 B1
6510525 Nookala et al. Jan 2003 B1
6513124 Furuichi et al. Jan 2003 B1
6518826 Zhang Feb 2003 B2
6519706 Ogoro Feb 2003 B1
6574739 Kung et al. Jun 2003 B1
6600346 Macaluso Jul 2003 B1
6614301 Casper et al. Sep 2003 B2
6621325 Hart et al. Sep 2003 B2
6653890 Ono et al. Nov 2003 B2
6731157 Fulkerson May 2004 B2
6777978 Hart et al. Aug 2004 B2
6784722 Tang et al. Aug 2004 B2
6792379 Ando Sep 2004 B2
6794630 Keshavarzi et al. Sep 2004 B2
6812758 Gauthier et al. Nov 2004 B2
6847252 Ono et al. Jan 2005 B1
6858897 Chen Feb 2005 B2
6864539 Ishibashi et al. Mar 2005 B2
6912156 Sakurai et al. Jun 2005 B2
6967522 Chandrakasan et al. Nov 2005 B2
6992508 Chow Jan 2006 B2
7129745 Lewis et al. Oct 2006 B2
7205758 Masleid et al. Apr 2007 B1
7334198 Ditzel et al. Feb 2008 B2
7348827 Rahim et al. Mar 2008 B2
20020002689 Yeh Jan 2002 A1
20020029352 Borkar et al. Mar 2002 A1
20020030533 De et al. Mar 2002 A1
20020033510 Tomita Mar 2002 A1
20020056597 Honsberg et al. May 2002 A1
20020073348 Tani Jun 2002 A1
20020083356 Dai Jun 2002 A1
20020087896 Cline et al. Jul 2002 A1
20020113628 Ajit Aug 2002 A1
20020116650 Halepete et al. Aug 2002 A1
20020138778 Cole et al. Sep 2002 A1
20020140494 Thomas et al. Oct 2002 A1
20020178390 Lee Nov 2002 A1
20020194509 Plante et al. Dec 2002 A1
20030005378 Tschanz et al. Jan 2003 A1
20030021161 Fifield et al. Jan 2003 A1
20030036876 Fuller, III et al. Feb 2003 A1
20030037068 Thomas et al. Feb 2003 A1
20030063513 Tsunoda et al. Apr 2003 A1
20030065960 Rusu et al. Apr 2003 A1
20030074591 McClendon et al. Apr 2003 A1
20030080802 Ono et al. May 2003 A1
20030132735 Fulkerson Jul 2003 A1
20030149988 Ellis et al. Aug 2003 A1
20040014268 Ishibashi et al. Jan 2004 A1
20040016977 Miyazaki et al. Jan 2004 A1
20040021501 Das et al. Feb 2004 A1
20040025061 Lawrence Feb 2004 A1
20040073821 Naveh et al. Apr 2004 A1
20040109354 Wang et al. Jun 2004 A1
20040123170 Tschanz et al. Jun 2004 A1
20040125644 Komatsuzaki Jul 2004 A1
20040128631 Ditzel et al. Jul 2004 A1
20040155696 Gauthier et al. Aug 2004 A1
20040217372 Chen Nov 2004 A1
20050160465 Walker Jul 2005 A1
20050225376 Kin Law Oct 2005 A1
20050237083 Bakker et al. Oct 2005 A1
20050280437 Lewis et al. Dec 2005 A1
20060157818 Williams et al. Jul 2006 A1
20060223257 Williams et al. Oct 2006 A1
Foreign Referenced Citations (5)
Number Date Country
0381021 Aug 1990 EP
0474963 Mar 1992 EP
0501655 Sep 1992 EP
40915589 Jul 1997 JP
0127728 Apr 2001 WO
Continuation in Parts (1)
Number Date Country
Parent 10771015 Feb 2004 US
Child 10956722 US