Certain embodiments of the present invention are directed to integrated circuits. More particularly, some embodiments of the invention provide a system and method for dimming control using TRIAC dimmers. Merely by way of example, some embodiments of the invention have been applied to driving light emitting diodes (LEDs). But it would be recognized that the invention has a much broader range of applicability.
Lighting systems including light emitting diodes (LEDs) often use a conventional light dimmer (e.g., wall mounted) that includes a Triode for Alternating Current (TRIAC) to adjust the brightness of LEDs. A TRIAC is bidirectional and currents can flow through a TRIAC in either direction (e.g., into the TRIAC or out of the TRIAC). A TRIAC can be triggered by a gate current (e.g., flowing in either direction) which is often generated by applying a voltage (e.g., a positive voltage or a negative voltage) to a gate electrode of a TRIAC. Once triggered, the TRIAC continues to conduct a current until the current drops below a certain threshold (e.g., a holding current). For example, a TRIAC dimmer is a dimmer (e.g., a light dimmer) that includes a Triode for Alternating Current.
As shown in
When the controller 102 changes the modulation signal 178 to close (e.g., to turn on) the switch 152 (e.g., M2), a primary current 180 flows through the primary winding 162, and a current-sensing signal 188 is generated through the resistor 154 (e.g., RS). The controller 102 detects the current-sensing signal 188 at the terminal 120 (e.g., terminal CS). For example, the peak values of the current-sensing signal 188 affect the signal 178 to open (e.g., to turn off) the switch 152 in each cycle. An auxiliary current 182 flows through the auxiliary winding 166 to charge the capacitor 150 (e.g., C1), and a voltage signal 184 is generated at the auxiliary winding 166. A voltage divider circuit including the resistor 146 (e.g., R5) and the resistor 148 (e.g., R6) generates a voltage signal 186 based on at least information associated with the voltage signal 184. The controller 102 receives the signal 186 at the terminal 114 (e.g., terminal ZCD) in order to detect the end of a demagnetization process associated with the transformer including the secondary winding 164. In addition, the capacitor 170 is used to maintain output voltage for stable current output to the LEDs 172. During the on period of the TRIAC dimmer 118, the power switch 132 (e.g., M1) is open (e.g., off). During the off period of the TRIAC dimmer 118, the power switch 132 is closed (e.g., on) to provide a bleeding current in order for the TRIAC dimmer 118 to operate normally.
As shown in
As an example, in order for the TRIAC dimmer 118 to operate normally, a bleeding current with a sufficient magnitude needs to be provided to flow through the TRIAC dimmer 118. As another example, if the phase angle φ is smaller than a phase-angle threshold (e.g., φ0), the voltage signal 123 has a smaller magnitude and the magnitude of the bleeding current becomes smaller than a bleeding current threshold. As yet another example, if the magnitude of the bleeding current becomes smaller than the bleeding current threshold, the TRIAC dimmer 118 cannot operate normally. As yet another example, if the magnitude of the bleeding current becomes smaller than the bleeding current threshold, the TRIAC dimmer 118 is turned off, causing a rapid decrease of the current flowing through the LEDs 172. For example, the TRIAC dimmer 118 is incapable of generating, with the rectifying bridge 124, a pulse associated with a pulse width smaller than the phase-angle threshold (e.g., φ0). In another example, the TRIAC dimmer 118 is capable of generating, with the rectifying bridge 124, a pulse associated with a pulse width larger than the phase-angle threshold (e.g., φ0).
As shown in
The signal generator 210 receives the current sensing signal 188 and the output signal 218 and generates a signal 220. During an operating cycle, if the modulation signal 178 is at a logic high level and the switch 152 is closed (e.g., turned on), the primary current 180 flowing through the switch 152 increases in magnitude. In response the current sensing signal 188 increases in magnitude. If the signal 188 becomes larger than the output signal 218 in magnitude, the signal generator 210 changes the signal 220 and the controller 102 changes the signal 178 from the logic high level to a logic low level to open (e.g., to turn off) the switch 152. When the switch 152 is opened (e.g., turned off), the transformer including the primary winding 162 and the secondary winding 164 begins the demagnetization process.
The comparator 202 receives the signal 186 at the terminal 114 (e.g., terminal ZCD) and a threshold signal 222 to detect whether the demagnetization process has completed. If the demagnetization process is determined to be completed, the comparator 202 outputs a signal 224 in order to change the signal 178 to the logic high level. During the off period of the TRIAC dimmer 118, the logic control component 206 outputs a signal 230 to close (e.g., to turn on) the switch 132 (e.g., M1) in order to provide a bleeding current for the normal operation of the TRIAC dimmer 118.
During the off period of the TRIAC dimmer 118, an average value of an output current 198 is determined as follows:
where N represents a turns ratio between the primary winding 162 and the secondary winding 164, Vref_ea represents the reference signal 292, and RS represents a resistance of the resistor 154. When the TRIAC dimmer 118 is turned on and off to perform dimming control, an average value of the output current 198 is determined as follows:
where φ represents a phase angle associated with the TRIAC dimmer 118.
The system 100 has some disadvantages, such as flickering of the LEDs 172 under certain circumstances. Hence it is highly desirable to improve the techniques of dimming control.
Certain embodiments of the present invention are directed to integrated circuits. More particularly, some embodiments of the invention provide a system and method for dimming control using TRIAC dimmers. Merely by way of example, some embodiments of the invention have been applied to driving light emitting diodes (LEDs). But it would be recognized that the invention has a much broader range of applicability.
According to one embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal, process information associated with the input signal, and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes a first pulse associated with a first input period and a second pulse associated with a second input period. The drive signal is associated with a first modulation period for the first input period and a second modulation period for the second input period. The process-and-drive component is further configured to: determine the first modulation period for the first input period; change the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period; determine the second modulation period for the second input period; and change the drive signal between the first logic level and the second logic level at the modulation frequency during the second modulation period. The first pulse corresponds to a first pulse width. The second pulse corresponds to a second pulse width. The first modulation period corresponds to a first duration. The second modulation period corresponds to a second duration. The first pulse width and the second pulse width are different in magnitude. The first duration and the second duration are equal in magnitude.
According to another embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal, process information associated with the input signal, and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes one or more input pulses and a first input pulse, the one or more input pulses corresponding to one or more input periods respectively, the first input pulse corresponding to a first input period, the first input period being after the one or more input periods. The drive signal is associated with one or more modulation periods and a first modulation period, the one or more modulation periods corresponding to the one or more input periods respectively, the first modulation period corresponding to the first input period. The one or more input pulses are associated with one or more pulse widths respectively. The process-and-drive component is further configured to: process information associated with the one or more pulse widths; select a first smallest pulse width from the one or more pulse widths; determine a first duration of the first modulation period based on at least information associated with the first smallest pulse width; and change the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period.
According to yet another embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal associated with a TRIAC dimmer and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes a first pulse corresponding to a first input period, the first pulse being associated with a first pulse width. The first pulse width is larger than a first threshold for normal operation of the TRIAC dimmer. The process-and-drive component is further configured to: process information associated with the first pulse width and a second threshold, the second threshold being larger than the first threshold, and in response to the first pulse width being smaller than the second threshold, even if the first pulse width is still larger than the first threshold, maintain the drive signal at a first logic level without modulation to keep the switch open during at least the first input period.
In one embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal and output a drive signal to a switch to affect a current that flows through one or more light emitting diodes, the one or more light emitting diodes being associated with a secondary winding of a power conversion system. The input signal includes a pulse associated with a pulse width. The process-and-drive component is further configured to: process information associated with the pulse width; and generate the drive signal based on at least information associated with the pulse width so that the current changes non-linearly with the pulse width but a brightness of the one or more light emitting diodes changes linearly with the pulse width.
In another embodiment, a method for a power conversion system includes: receiving an input signal including a first pulse associated with a first input period and a second pulse associated with a second input period; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system, the drive signal being associated with a first modulation period for the first input period and a second modulation period for the second input period. The processing information associated with the input signal includes: determining the first modulation period for the first input period; and determining the second modulation period for the second input period. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes: changing the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period; and changing the drive signal between the first logic level and the second logic level at the modulation frequency during the second modulation period. The first pulse corresponds to a first pulse width. The second pulse corresponds to a second pulse width. The first modulation period corresponds to a first duration. The second modulation period corresponds to a second duration. The first pulse width and the second pulse width are different in magnitude. The first duration and the second duration are equal in magnitude.
In yet another example, a method for a power conversion system includes: receiving an input signal, the input signal including one or more input pulses and a first input pulse, the one or more input pulses corresponding to one or more input periods respectively, the first input pulse corresponding to a first input period, the first input period being after the one or more input periods; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system, the drive signal being associated with one or more modulation periods and a first modulation period. The one or more modulation periods correspond to the one or more input periods respectively. The first modulation period corresponds to the first input period. The one or more input pulses are associated with one or more pulse widths respectively. The processing information associated with the input signal includes: processing information associated with the one or more pulse widths; selecting a first smallest pulse width from the one or more pulse widths; and determining a first duration of the first modulation period based on at least information associated with the first smallest pulse width. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes changing the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period.
According to one embodiment, a method for a power conversion system includes: receiving an input signal associated with a TRIAC dimmer, the input signal including a first pulse corresponding to a first input period, the first pulse being associated with a first pulse width, the first pulse width being larger than a first threshold for normal operation of the TRIAC dimmer; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The processing information associated with the input signal includes processing information associated with the first pulse width and a second threshold, the second threshold being larger than the first threshold. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes, in response to the first pulse width being smaller than the second threshold, even if the first pulse width is still larger than the first threshold, maintaining the drive signal at a first logic level without modulation to keep the switch open during at least the first input period.
According to another embodiment, a method for a power conversion system includes: receiving an input signal including a pulse associated with a pulse width; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through one or more light emitting diodes, the one or more light emitting diodes being associated with a secondary winding of a power conversion system. The processing information associated with the input signal includes processing information associated with the pulse width. The outputting a drive signal to a switch to affect a current that flows through one or more light emitting diodes includes generating the drive signal based on at least information associated with the pulse width so that the current changes non-linearly with the pulse width but a brightness of the one or more light emitting diodes changes linearly with the pulse width.
Depending upon embodiment, one or more benefits may be achieved. These benefits and various additional objects, features and advantages of the present invention can be fully appreciated with reference to the detailed description and accompanying drawings that follow.
Certain embodiments of the present invention are directed to integrated circuits. More particularly, some embodiments of the invention provide a system and method for dimming control using TRIAC dimmers. Merely by way of example, some embodiments of the invention have been applied to driving light emitting diodes (LEDs). But it would be recognized that the invention has a much broader range of applicability.
Referring back to
As shown in
According to certain embodiments, if the voltage signal 376 exceeds an under-voltage-lock-out (UVLO) threshold voltage, the system controller 302 is activated, and outputs a control signal 378 through the terminal 316 in order to close (e.g., to turn on) or open (e.g., to turn off) the switch 352 (e.g., M2). For example, the control signal 378 is a pulse-width-modulation (PWM) signal to close (e.g., to turn on) or open (e.g., to turn off) the switch 352 for normal operation of the system 300. As an example, the switch 352 is closed or opened according to a switching frequency that corresponds to one or more switching periods. In certain embodiments, the switch 352 is a field effect transistor, which can be closed (e.g., turned on) or opened (e.g., turned off) by the control signal 378. In yet another example, the control signal 378 is a voltage signal. In yet another example, if the control signal 378 is at the logic high level, the field effect transistor is closed (e.g., turned on). In yet another example, if the control signal 378 is at the logic low level, the field effect transistor is opened (e.g., turned off). In yet another example, the control signal 378 is associated with one or more modulation periods corresponding to a modulation frequency (e.g., the switching frequency). In yet another example, each modulation period corresponds to a same duration. In yet another example, the modulation periods correspond to different durations.
According to one embodiment, the switch 352 is a bipolar junction transistor, which can be closed (e.g., turned on) or opened (e.g., turned off) by the control signal 378. For example, the control signal 378 is a current signal. In another example, if the control signal 378 is at a high current level, the bipolar transistor is closed (e.g., turned on). In yet another example, if the control signal 378 is at a low current level, the field effect transistor is opened (e.g., turned off). In yet another example, a voltage divider circuit including the resistor 330 (e.g., R2) and the resistor 334 (e.g., R4) generates a voltage signal 379 based on at least information associated with the voltage signal 374 (e.g., Vbulk). In yet another example, the system controller 302 detects the signal 379 at the terminal 306 (e.g., terminal VS) in order to affect the power factor and determine the status of the TRIAC dimmer. For example, the voltage signal 379 is proportional to the voltage signal 374 in magnitude. In another example, the voltage signal 379 has a same phase as the voltage signal 374. In yet another example, the signal 379 includes one or more pulses associated with one or more input periods, where each pulse is related to a pulse width. In yet another example, an input period includes an on-time period and an off-time period, where during the off-time period, the signal 379 has a low magnitude (e.g., 0).
According to another embodiment, when the system controller 302 changes the signal 378 to close (e.g., to turn on) the switch 352 (e.g., M2), a primary current 380 flows through the primary winding 362, and a current-sensing signal 388 is generated through the resistor 354 (e.g., RS). For example, the system controller 302 detects the current-sensing signal 388 at the terminal 320 (e.g., terminal CS). In another example, the peak values of the current-sensing signal 388 affect the signal 378 to open (e.g., to turn off) the switch 352 in each cycle. In yet another example, an auxiliary current 382 flows through the auxiliary winding 366 to charge the capacitor 350, and a voltage signal 384 is generated at the auxiliary winding 366. In yet another example, a voltage divider circuit including the resistor 346 and the resistor 348 generates a voltage signal 386 based on at least information associated with the voltage signal 384. In yet another example, the system controller 302 receives the signal 386 at the terminal 314 (e.g., terminal ZCD) in order to detect the end of a demagnetization process associated with the transformer including the secondary winding 364. In yet another example, during the on period of the TRIAC dimmer 318, the power switch 332 (e.g., M1) is open (e.g., off), and during the off period of the TRIAC dimmer 318, the power switch 332 is closed (e.g., on) to provide a bleeding current in order for the TRIAC dimmer 318 to operate normally. In yet another example, the capacitor 370 is used to maintain output voltage for stable current output to the LEDs 372.
In some embodiments, the system controller 302 is configured to compare phase angles of the voltage signal 374 (e.g., Vbulk) in multiple consecutive periods (e.g., Tbulk) associated with the voltage signal 374, determine a smallest phase angle thereof, and cause an output current 398 to be generated to flow through the LEDs 372 during part of each period (e.g., Tbulk) corresponding to the smallest phase angle. In certain embodiments, the system controller 302 is configured to precisely adjust the output current 398 based on at least information associated with phase angles of the voltage signal 374. For example, the system controller 302 is configured to optimize a relationship between the phase angles of the voltage signal 374 and the output current 398 so that the brightness of the LEDs 372 changes (e.g., linearly) with the phase angles of the voltage signal 374. In another example, the system controller 302 is configured to provide a bleeding current to the TRIAC dimmer 318 for the normal operation of the TRIAC dimmer 318 so that the output current 398 does not change rapidly over a range of phase angles (e.g., pulse widths) for the voltage signal 374 (e.g., Vbulk). In yet another example, the system controller 302 is configured to generate the drive signal 378 based on at least information associated with the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 (e.g., pulse width), so that the output current 398 changes non-linearly with the phase angle, but the brightness of the LEDs 372 changes linearly with the phase angle.
As shown in
According to one embodiment, the signal generator 410 receives the current sensing signal 388 and the output signal 418 and generates a signal 420. For example, during an operating cycle, if the switch 352 is closed (e.g., turned on) in response to the signal 378, the primary current 380 flowing through the switch 352 increases in magnitude, and in response the current sensing signal 388 also increases in magnitude. In yet another example, if the signal 388 becomes larger than the output signal 418 in magnitude, the signal generator 410 changes the signal 420 and the system controller 302 changes the signal 378 in order to open (e.g., to turn off) the switch 352.
According to another embodiment, the comparator 402 receives the signal 386 and a threshold signal 422 to detect whether the demagnetization process has completed. For example, if the demagnetization process is determined to be completed, the comparator 402 outputs a signal 424 to change the signal 378 in order to close (e.g., turn on) the switch 352. In another example, the logic control component 406 receives the signal 424, the dimming signal 428 and the signal 420 and outputs a signal 480 to the gate drive component 408. In yet another example, the logic control component 406 outputs a signal 430 through the terminal 304 (e.g., terminal TRIAC) to affect the status of the switch 332.
In one embodiment, if the dimming signal 428 is at the logic high level (e.g., during the on period of the TRIAC dimmer 318), in response to the signals 420 and 424, the logic control component 406 changes the signal 480 between the logic high level and the logic low level to affect the signal 378 in order to close (e.g., to turn on) or open (e.g., to turn off) the switch 352 corresponding to a modulation frequency. For example, the modulation frequency is equal to 1 divided by a corresponding modulation period.
In another embodiment, if the dimming signal 428 is at the logic low level (e.g., during the off period of the TRIAC dimmer 318), the logic control component 406 keeps the signal 480 at the logic high level to affect the signal 378 in order to keep the switch 352 closed (e.g., on) for a first period of time. For example, the first period of time is equal to or larger than the modulation period. In another example, the first period of time is larger than the modulation period. In yet another example, the first period of time is equal to, in duration, the off period of the TRIAC dimmer 318.
In yet another embodiment, the dimming signal 428 is a logic signal, and the duty cycle of the dimming signal 428 represents a phase angle of the voltage signal 374. For example, the duty cycle of the dimming signal 428 increases with the increasing phase angle of the voltage signal 374. In another example, the duty cycle of the dimming signal 428 increases with the decreasing phase angle of the voltage signal 374. In yet another example, the duty cycle of the dimming signal 428 is proportional to the phase angle of the voltage signal 374. In yet another example, if the frequency of the dimming signal 428 remains constant, a pulse width of the dimming signal 428 represents the phase angle of the voltage signal 374. As an example, the pulse width of the dimming signal 428 increases with the increasing phase angle of the voltage signal 374. In another example, the pulse width of the dimming signal 428 increases with the decreasing phase angle of the voltage signal 374. In yet another example, the pulse width of the dimming signal 428 is proportional to the phase angle of the voltage signal 374.
In yet another embodiment, the control signal 490 is an analog signal, which represents the phase angle of the voltage signal 374. For example, the control signal 490 is a logic signal, and the duty cycle of the control signal 490 represents the phase angle of the voltage signal 374. As an example, the duty cycle of the control signal 490 changes (e.g., linearly or non-linearly) with the phase angle of the voltage signal 374. For example, the duty cycle of the control signal 490 increases with the increasing phase angle of the voltage signal 374. In another example, the duty cycle of the control signal 490 increases with the decreasing phase angle of the voltage signal 374. As another example, the duty cycle of the control signal 490 is proportional to the phase angle of the voltage signal 374. In yet another example, if the frequency of the control signal 490 remains constant, a pulse width of the control signal 490 represents the phase angle of the voltage signal 374. For example, the pulse width of the control signal 490 increases with the increasing phase angle of the voltage signal 374. In another example, the pulse width of the control signal 490 increases with the decreasing phase angle of the voltage signal 374. In yet another example, the pulse width of the control signal 490 is proportional to the phase angle of the voltage signal 374. In yet another example, the dimming signal 428 is the same as the control signal 490. In yet another example, the dimming signal 428 is different from the control signal 490.
Four on-time periods and four off-time periods associated with the TRIAC dimmer 318 are shown in
As shown in
According to one embodiment, the signal processor 404 records and compares the phase angles (e.g., φk+1 and φk+2) of the voltage signal 374 associated with a first period (e.g., Tk+1 between t0 and t2) and a second period (e.g., Tk+2 between t2 and t4) respectively. For example, during the first period, the signal processor 404 outputs a first pulse in the dimming signal 428 with a first pulse width (e.g., Tφk+1 between t1 and t2) corresponding to the first phase angle φk+1 (e.g., as shown by the waveform 506). During the second period, the signal processor 404 outputs a second pulse in the dimming signal 428 with a second pulse width (e.g., Tφk+2 between t3 and t4) corresponding to the second phase angle φk+2 (e.g., as shown by the waveform 506). As an example, the signal processor 404 determines that the second phase angle φk+2 is smaller than the first phase angle φk+1 and selects the second phase angle φk+2 as a smallest phase angle. Then, the signal processor 404 compares the second phase angle φk+2 with a third phase angle φk+3 associated with a third period (e.g., Tk+3 between t4 and t7), as an example. If the third phase angle φk+3 is larger than the second phase angle φk+2, the signal processor 404 outputs a pulse in the dimming signal 428 with a pulse width (e.g., Tφk+3 between t6 and t7) corresponding to the second phase angle φk+2 instead of the third phase angle φk+3 during the third period (e.g., as shown by the waveform 506), according to certain embodiments. On the other hand, if the third phase angle φk+3 is smaller than the second phase angle φk+2, the signal processor 404 would output a pulse in the dimming signal 428 with a pulse width corresponding to the third phase angle φk+3 during the third period, according to some embodiments.
According to yet another embodiment, at the beginning of the on-time period Ton_k+1 (e.g., at t1), the voltage signal 374 (e.g., Vbulk) changes from a low magnitude 512 (e.g., approximately zero) to a large magnitude 514 (e.g., as shown by the waveform 502), and in response the signal 379 changes from a low magnitude to a large magnitude. For example, the signal processor 404 changes the dimming signal 428 from a logic low level to a logic high level (e.g., at t1 as shown by the waveform 506). In another example, during the on-time period Ton_k+1, the voltage signal 374 (e.g., Vbulk) decreases in magnitude over time to the low magnitude 512 (e.g., at t2 as shown by the waveform 502), and keeps at the low magnitude 512 between t2 and t3. In yet another example, the system controller 302 outputs the signal 378 which changes between the logic low level and the logic high level at a first modulation frequency during the on-time period Ton_k+1 (e.g., as shown by the waveform 510). In yet another example, the signal 378 keeps at the logic low level during the off-time period Toff_k+2 (e.g., as shown by the waveform 510).
According to yet another embodiment, at the beginning of the on-time period Ton_k+2 (e.g., at t3), the voltage signal 374 (e.g., Vbulk) changes from the low magnitude 512 to the large magnitude 514 again. In yet another example, the signal processor 404 changes the dimming signal 428 from the logic low level to the logic high level (e.g., at t3 as shown by the waveform 506). In another example, during the on-time period Ton_k+2, the voltage signal 374 (e.g., Vbulk) decreases in magnitude over time to the low magnitude 512 (e.g., at t4 as shown by the waveform 502), and keeps at the low magnitude 512 between t4 and t5. In yet another example, the system controller 302 outputs the signal 378 which changes between the logic low level and the logic high level at a second modulation frequency during the on-time period Ton_k+2 (e.g., as shown by the waveform 510). In yet another example, the signal 378 keeps at the logic low level during the off-time period Toff_k+3 (e.g., as shown by the waveform 510).
According to yet another embodiment, at the beginning of the on-time period Ton_k+3 (e.g., at t5), the voltage signal 374 (e.g., Vbulk) changes from the low magnitude 512 to the large magnitude 514 again (e.g., as shown by the waveform 502). For example, during the on-time period (e.g., Ton_k+3), the voltage signal 374 (e.g., Vbulk) decreases in magnitude over time to the low magnitude 512 (e.g., at t7 as shown by the waveform 502). In another example, the signal processor 404 changes the dimming signal 428 from the logic low level to the logic high level at t6. In yet another example, the signal processor 404 keeps the dimming signal 428 at the logic high level during the time period corresponding to a pulse width Tφk+3 (e.g., between t6 and t7 as shown by the waveform 506). In yet another example, the system controller 302 keeps the signal 378 at the logic high level between t5 and t6. In yet another example, the system controller 302 changes the signal 378 between the logic low level and the logic high level at a third modulation frequency during the time period corresponding to the pulse width Tφk+3 (e.g., as shown by the waveform 510). In yet another example, the signal 378 keeps at the logic low level during the off-time period Toff_k+3 (e.g., as shown by the waveform 510). Only during the time periods corresponding to the pulse widths associated with the dimming signal 428, the system controller 302 is configured to modulate the signal 378 to regulate the output current 398, in some embodiments.
According to yet another embodiment, the signal processor 404 records and compares the phase angles of the voltage signal 374 associated with four consecutive periods, and selects a smallest phase angle. Then, the signal processor 404 outputs the dimming signal 428 based on at least information associated with the smallest phase angle, according to some embodiments. For example, in operation, if the dimming signal 428 is at the logic low level, the signal 480 is at the logic high level, and if the dimming signal 428 is at the logic high level, the signal 480 is at the logic low level (e.g., as shown by the waveforms 506 and 508).
In one embodiment, the signal processor 404 records and compares the on-time periods Ton_k+1 and Ton_k+2 of the voltage signal 374 associated with a first period (e.g., Tk+1 between t0 and t2) and a second period (e.g., Tk+2 between t2 and t4) respectively. For example, during the first period, the signal processor 404 outputs a first pulse in the dimming signal 428 with a pulse width Tφk+1 (e.g., between t1 and t2) corresponding to the on-time period Ton_k+1 (e.g., as shown by the waveform 506). During the second period, the signal processor 404 outputs another pulse in the dimming signal 428 with a pulse width Tφk+2 (e.g., between t3 and t4) corresponding to the on-time period Ton_k+2 (e.g., as shown by the waveform 506). As an example, the signal processor 404 determines that the on-time period Ton_k+2 is smaller than the on-time period Ton_k+1 and selects the on-time period Ton_k+2 as a smallest on-time period. Then, the signal processor 404 compares the on-time period Ton_k+2 with a next on-time period Ton_k+3 associated with a third period (e.g., Tk+3 between t4 and t7), as an example. If the on-time period Ton_k+3 is longer than the on-time period Ton_k+2, the signal processor 404 outputs a pulse in the dimming signal 428 with a pulse width (e.g., Ton_k+3 between t6 and t7) corresponding to the on-time period Ton_k+2 instead of the on-time period Ton_k+3 during the third period Tk+3 (e.g., as shown by the waveform 506), according to certain embodiments. On the other hand, if the on-time period Ton_k+3 is smaller than the on-time period Ton_k+2, the signal processor 404 would output a pulse in the dimming signal 428 with a pulse width corresponding to the on-time period Ton_k+3 during the third period, according to some embodiments.
According to one embodiment, during the process 701, the system controller 302 is activated. For example, in response to the voltage signal 376 exceeding the UVLO threshold voltage, the system controller 302 is activated and outputs the control signal 378 to close (e.g., to turn on) or open (e.g., to turn off) the switch 352 (e.g., a transistor). In another example, during the process 702, the system controller 302 detects a phase angle (e.g., φn) that is associated with a period (e.g., the nth period) of the voltage signal 374 and/or is associated with a period (e.g., the nth period) of the voltage signal 379. In yet another example, during the process 703, the detected phase angle (e.g., φn) is stored in a queue that operates in a first-in-first-out (FIFO) manner. In yet another example, the queue has a depth equal to m+1 (e.g., m is an integer larger than or equal to 0), and is used to store up to m+1 phase angles (e.g., φn−m, φn−m+1, . . . , φn).
In one embodiment, during the process 704, if the queue stores m+1 phase angles, the system controller 302 compares the stored m+1 phase angles (e.g., φn−m, φn−m+1, . . . , φn), and determines a smallest phase angle (e.g., φn_min corresponding to the nth period) to be equal to the smallest value of the stored m+1 phase angles (e.g., φn−m, φn−m+1, . . . , φn). In another embodiment, during the process 704, if the queue stores less than m+1 phase angles, the system controller 302 compares the stored phase angles and determines the smallest phase angle (e.g., φn_min corresponding to the nth period) to be equal to the smallest value of the stored phase angles. For example, if m is equal to zero, the queue stores only one phase angle (e.g., φn), and the system controller 302 determines the smallest phase angle (e.g., φn_min corresponding to the nth period) to be equal to the stored phase angle (e.g., φn).
According to certain embodiments, during the process 705, the system controller 302 uses the smallest phase angle (e.g., φn_min corresponding to the nth period) to determine a modulation period that is associated with a next period (e.g., the (n+1)th period) of the voltage signal 374 and/or is associated with a next period (e.g., the (n+1)th period) of the voltage signal 379.
In one embodiment, if the phase angle (e.g., φn+1) that is associated with the next period (e.g., the (n+1)th period) is equal to or larger than the smallest phase angle (e.g., φn_min corresponding to the nth period), the system controller 302 uses the smallest phase angle (e.g., (Nn_min) to determine a modulation period for the next period (e.g., the (n+1)th period). For example, during the modulation period (e.g., Tm1, Tm2, Tm3, or Tm4 as shown in
Referring to
During the process 716, the system controller 302 is configured to determine whether the system 300 is to be shut down according to certain embodiments. In one embodiment, if the system 300 needs to be shut down, the operations end and the system 300 is shut down during the process 718. In another embodiment, if the system 300 does not need to be shut down, the system controller 302 is configured to increase a counter parameter by 1 (e.g., increasing the counter parameter from n to n+1) during the process 717, and then the process 702 is executed to continue the operations. For example, the counter parameter n is associated with the nth period of the voltage signal 374 (e.g., Vbulk) and/or of the voltage signal 379. In another example, the counter parameter n+1 is associated with the (n+1)th period of the voltage signal 374 (e.g., Vbulk) and/or of the voltage signal 379.
According to certain embodiments, during the process 702, the system controller 302 detects the phase angle (e.g., φn+1) that is associated with the next period (e.g., the (n+1)th period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with the next period (e.g., the (n+1)th period) of the voltage signal 379. For example, during the process 703, the detected phase angle (e.g., (φn+1) is stored into the queue that operates in the FIFO manner. If the queue has stored m+1 phase angles (e.g., φn−m, φn−m+1, . . . , φn) already, the phase angle (e.g., φn−m) stored at the front end of the queue is removed, and the detected phase angle (e.g., φn+1) is stored to the rear end of the queue.
In one example, during the process 704, if the queue stores m+1 phase angles, the system controller 302 compares the stored m+1 phase angles (e.g., φn−m+1, φn−m+2, . . . , φn+1), and determines a smallest phase angle (e.g., φn+1_min corresponding to the (n+1)th period) to be equal to the smallest value of the stored m+1 phase angles (e.g., φn−m+1, φn−m+2, . . . , φn+1). In another embodiment, during the process 704, if the queue stores less than m+1 phase angles, the system controller 302 compares the stored phase angles and determines the smallest phase angle (e.g., φn+1_min corresponding to the (n+1)th period) to be equal to the smallest value of the stored phase angles.
According to some embodiments, during the process 705, the system controller 302 uses the smallest phase angle (e.g., φn+1_min corresponding to the (n+1)th period) to determine a modulation period that is associated with a subsequent period (e.g., the (n+2)th period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with a subsequent period (e.g., the (n+2)th period) of the voltage signal 379. For example, during the modulation period (e.g., Tm1, Tm2, Tm3, or Tm4 as shown in
In one embodiment, if the phase angle (e.g., φn+2) that is associated with the subsequent period (e.g., the (n+2)th period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with the subsequent period (e.g., the (n+2)th period) of the voltage signal 379 is determined to be larger than the smallest phase angle (e.g., φn+1_min corresponding to the (n+1)th period), the system controller 302 outputs the control signal 378 to close (e.g., to turn on) and open (e.g., to turn off) the switch 352 at a modulation frequency during the modulation period but keep the control signal 378 at a constant logic level (e.g., a logic low level) without modulation during the rest of the (n+2)th period.
In another embodiment, if the phase angle (e.g., φn+2) that is associated with the subsequent period (e.g., the (n+2)th period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with the subsequent period (e.g., the (n+2)th period) of the voltage signal 379 is smaller than the smallest phase angle (e.g., φn+1_min corresponding to the (n+1)th period), the system controller 302 also uses the smallest phase angle φn+1_min to determine a modulation period for the subsequent period (e.g., the (n+2)th period). For example, an on-time period Ton_(N+2) corresponding to the phase angle φn+2 that is smaller in magnitude than the modulation period for the subsequent period (e.g., the (n+2)th period). During the on-time period Ton_(N+2), the control signal 378 is used to close (e.g., to turn on) and open (e.g., to turn off) the switch 352 at the modulation frequency according to one embodiment. During the rest of the modulation period, the voltage signal 374 (e.g., Vbulk) and/or of the voltage signal 379 has a low magnitude, and thus the switch 352 does not close and open at the modulation frequency in response to the control signal 378 according to another embodiment.
According to one embodiment, during the process 702, the system controller 302 detects an on-time period (e.g., Ton_N) that is associated with a period (e.g., the Nth period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with a period (e.g., the Nth period) of the voltage signal 379. In yet another example, during the process 703, the detected on-time period (e.g., Ton_N) is stored in a queue that operates in a first-in-first-out (FIFO) manner. In yet another example, the queue has a depth m+1 (e.g., m is an integer larger than or equal to 0), and is used to store up to m+1 on-time periods (e.g., Ton_N−m, Ton_N−m+1, . . . , Ton_N).
In one embodiment, during the process 704, if the queue stores m+1 on-time periods, the system controller 302 compares the stored m+1 on-time periods (e.g., Ton_N−m, Ton_N−m+1, . . . , Ton_N), and determines a smallest on-time period (e.g., Ton_N_min corresponding to the Nth period) to be equal to the smallest value of the stored m+1 on-time periods (e.g., Ton_N−m, Ton_N−m+1, . . . , Ton_N). In another embodiment, during the process 704, if the queue stores less than m+1 on-time periods, the system controller 302 compares the stored on-time periods and determines the smallest on-time period (e.g., Ton_N_min corresponding to the Nth period) to be equal to the smallest value of the stored on-time periods. For example, if m is equal to zero, the queue stores only one on-time period (e.g., Ton_N), and the system controller 302 determines the smallest on-time period (e.g., Ton_N_min corresponding to the Nth period) to be equal to the stored on-time period (e.g., Ton_N).
According to certain embodiments, during the process 705, the system controller 302 uses the smallest on-time period (e.g., Ton_N_min corresponding to the Nth period) to determine a modulation period that is associated with a next period (e.g., the (N+1)th period) of the voltage signal 374 and/or a next period (e.g., the (N+1)th period) of the voltage signal 379.
In one embodiment, if the on-time period (e.g., Ton_N+1) that is associated with the next period (e.g., the (N+1)th period) of the voltage signal 374 and/or is associated with the next period (e.g., the (N+1)th period) of the voltage signal 379 is determined to be larger than the smallest on-time period (e.g., Ton_N_min corresponding to the Nth period), the system controller 302 uses the smallest on-time period (e.g., Ton_N_min corresponding to the Nth period) to determine the modulation period for the next period (e.g., the (N+1)th period). For example, during the modulation period (e.g., Tm1, Tm2, Tm3, or Tm4 as shown in
Referring to
During the process 716, the system controller 302 is configured to determine whether the system 300 is to be shut down according to certain embodiments. In one embodiment, if the system 300 needs to be shut down, the operations end and the system 300 is shut down during the process 718. In another embodiment, if the system 300 does not need to be shut down, the system controller 302 is configured to increase a counter parameter by 1 (e.g., increasing the counter parameter from N to N+1), during the process 717, and the process 702 is executed to continue the operations. For example, the counter parameter N is associated with the Nth period of the voltage signal 374 (e.g., Vbulk) and/or of the voltage signal 379. In another example, the counter parameter N+1 is associated with the (N+1)th period of the voltage signal 374 (e.g., Vbulk) and/or of the voltage signal 379.
According to some embodiments, during the process 702, the system controller 302 detects the on-time period (e.g., Ton_N+1) that is associated with the next period (e.g., the (N+1)th period) of the voltage signal 374 and/or is associated with the next period (e.g., the (N+1)th period) of the voltage signal 379. For example, during the process 703, the detected on-time period (e.g., Ton_N+1) is stored into the queue that operates in the FIFO manner. If the queue has stored m+1 on-time periods (e.g., Ton_N−m, Ton_N−m+1, . . . , Ton_N) already, the on-time period (e.g., Ton_N−m) stored at the front end of the queue is removed, and the detected on-time period (e.g., Ton_N+1) is stored to the rear end of the queue.
In one embodiment, during the process 704, if the queue stores m+1 on-time periods, the system controller 302 compares the stored m+1 on-time periods (e.g., Ton_N−m+1, Ton_N−m+2, . . . , Ton_N+1), and determines a smallest on-time period (e.g., Ton_N+1_min corresponding to the (N+1)th period) to be equal to the smallest value of the stored m+1 on-time periods (e.g., Ton_N−m+1, Ton_N−m+2, . . . , Ton_N+1). In another embodiment, during the process 704, if the queue stores less than m+1 on-time periods, the system controller 302 compares the stored on-time periods and determines the smallest on-time period (e.g., Ton_N+1_min corresponding to the (N+1)th period) to be equal to the smallest value of the stored on-time periods.
According to certain embodiments, during the process 705, the system controller 302 uses the smallest on-time period (e.g., Ton_N+1_min corresponding to the (N+1)th period) to determine a modulation period that is associated with a subsequent period (e.g., the (N+2)th period) of the voltage signal 374 and/or is associated with a subsequent period (e.g., the (N+2)th period) of the voltage signal 379. For example, during the modulation period (e.g., Tm1, Tm2, Tm3, or Tm4 as shown in
In one embodiment, if the on-time period (e.g., Ton_(N+2)) that is associated with the subsequent period (e.g., the (N+2)th period) of the voltage signal 374 (e.g., Vbulk) and/or is associated with the subsequent period (e.g., the (N+2)th period) of the voltage signal 379 is determined to be larger than the smallest on-time period (e.g., Ton_N+1_min corresponding to the (N+1)th period), the system controller 302 outputs the control signal 378 to close (e.g., to turn on) and open (e.g., to turn off) the switch 352 at a modulation frequency during the modulation period and keep the control signal 378 at a constant logic level (e.g., a logic low level) without modulation during the rest of the (N+2)th period.
In another embodiment, if the on-time period (e.g., Ton_(N+2)) that is associated with the subsequent period (e.g., the (N+2)th period) of the voltage signal 374 and/or is associated with the subsequent period (e.g., the (N+2)th period) of the voltage signal 379 is smaller than the smallest on-time period (e.g., Ton_N+1_min corresponding to the (N+1)th period), the system controller 302 also uses the smallest on-time period Ton_N+1_min to determine a modulation period for the subsequent period (e.g., the (N+2)th period). During the on-time period Ton_(N+2), the control signal 378 is used to close (e.g., to turn on) and open (e.g., to turn off) the switch 352 at the modulation frequency according to one embodiment. During the rest of the modulation period, the voltage signal 374 and/or of the voltage signal 379 has a low magnitude, and thus the switch 352 does not close and open at the modulation frequency in response to the control signal 378 according to another embodiment.
As discussed above and further emphasized here,
According to one embodiment, the amplifier 904 receives an input signal 910 and outputs a signal 912. For example, the switch 906 is affected by the control signal 490. In another example, if the control signal 490 is at a first logic level (e.g., logic high), the switch 906 is configured to receive the signal 912 to charge the capacitor 908. In yet another example, if the control signal 490 is at a second logic level (e.g., logic low), the switch 906 is configured to receive a ground voltage 914 to discharge the capacitor 908. In yet another example, an average voltage on the capacitor 908 corresponds to the reference signal 492 which is determined as below:
Vref_ea=Duty×Vref0 (Equation 3)
where duty represents a duty cycle of the control signal 490, Vref0 represents the input signal 910. As shown by Equation 3, if the signal processor 404 is configured to output the control signal 490 with a proper duty cycle at a particular frequency, the reference signal 492 can be precisely controlled, in some embodiments.
According to one embodiment, if the duty cycle of the control signal 490 is equal to or larger than a threshold Dx, the reference signal 492 is approximately equal to the input signal 910 in magnitude. For example, if the duty cycle of the control signal 490 is between 0 and the threshold Dx, the reference signal 492 decreases (e.g., linearly or non-linearly) in magnitude with the duty cycle of the control signal 490 decreasing. In another example, when the duty cycle of the control signal 490 decreases to a small magnitude (e.g., 0), the reference signal 492 decreases to a small magnitude (e.g., 0). As shown by Equation 3 and
According to another embodiment, the signal process 404 is configured to output the control signal 490 based on at least information associated with the signal 379 which relates to the voltage signal 374. For example, the signal process 404 is configured to output the control signal 490 based on at least information associated with the phase angle of the voltage signal 374. As an example, the phase angle of the voltage signal 374 corresponds to the duty cycle of the control signal 490.
According to one embodiment, if the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 are equal to or larger than a first threshold φY, the reference signal 492 is approximately equal to the input signal 910 in magnitude. For example, if the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 374 are between a second threshold φX and the first threshold φY, the reference signal 492 decreases (e.g., linearly or non-linearly) in magnitude with the phase angle of the voltage signal 374 decreasing. As an example, the second threshold φX is larger than the threshold φ0. The signal processor 404 is configured to detect the phase angle of the voltage signal 374 based on at least information associated with the signal 379, and output the control signal 490 with a proper duty cycle at a particular frequency, so as to precisely control the reference signal 492, in some embodiments. For example, if the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 are larger than φY, the reference signal 492 keeps at a magnitude (e.g., Vref0). In another example, if the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 are larger than φY, the reference signal 492 does not keep at a magnitude (e.g., Vref0). In yet another example, the threshold φ0 is associated with the TRIAC dimmer 318. In yet another example, if the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 are smaller than the threshold φ0, the reference signal 492 changes to a small magnitude (e.g., 0). In yet another example, in response to the reference signal 492 changing to the small magnitude (e.g., 0), the system controller 302 is configured to change the control signal 378 to keep the switch 352 (e.g., M2) open (e.g., for a period of time) so that the output current 398 that flows through the LEDs 372 decreases to a small magnitude (e.g., 0).
According to one embodiment, the output current 398 decreases (e.g., linearly) with the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 decreasing. For example, the output current 398 decreases to a very small magnitude (e.g., approximately zero) when the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 decrease to a small magnitude φZ which is still larger than the threshold φ0. Over a wide range of the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379, the output current 398 does not change rapidly and high-resolution dimming control can be achieved, in some embodiments. As an example, in order for the TRIAC dimmer 318 to operate normally, a bleeding current with a sufficient magnitude needs to be provided. As another example, if the phase angle φ is smaller than the threshold φ0, the magnitude of the bleeding current may become too small for the TRIAC dimmer 318 to operate normally, which results in a rapid decrease of the output current 398 flowing through the LEDs 372.
As discussed above, and further emphasized here,
According to one embodiment, the signal processor 404 is configured to output the control signal 490 with a proper duty cycle at a particular frequency and controls the reference signal 492 to change non-linearly with the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 (e.g., as shown by the waveform 1402). For example, as the reference signal 492 affects the output current 398, the output current 398 change non-linearly with the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 (e.g., as shown by the waveform 1404). Thus, the brightness of the LEDs 372 changes linearly with the phase angle of the voltage signal 374 and/or the phase angle of the voltage signal 379 (e.g., as shown by the waveform 1306), in some embodiments.
As shown in
According to one embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal, process information associated with the input signal, and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes a first pulse associated with a first input period and a second pulse associated with a second input period. The drive signal is associated with a first modulation period for the first input period and a second modulation period for the second input period. The process-and-drive component is further configured to: determine the first modulation period for the first input period; change the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period; determine the second modulation period for the second input period; and change the drive signal between the first logic level and the second logic level at the modulation frequency during the second modulation period. The first pulse corresponds to a first pulse width. The second pulse corresponds to a second pulse width. The first modulation period corresponds to a first duration. The second modulation period corresponds to a second duration. The first pulse width and the second pulse width are different in magnitude. The first duration and the second duration are equal in magnitude. For example, the apparatus is implemented according to at least
According to another embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal, process information associated with the input signal, and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes one or more input pulses and a first input pulse, the one or more input pulses corresponding to one or more input periods respectively, the first input pulse corresponding to a first input period, the first input period being after the one or more input periods. The drive signal is associated with one or more modulation periods and a first modulation period, the one or more modulation periods corresponding to the one or more input periods respectively, the first modulation period corresponding to the first input period. The one or more input pulses are associated with one or more pulse widths respectively. The process-and-drive component is further configured to: process information associated with the one or more pulse widths; select a first smallest pulse width from the one or more pulse widths; determine a first duration of the first modulation period based on at least information associated with the first smallest pulse width; and change the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period. For example, the apparatus is implemented according to at least
According to yet another embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal associated with a TRIAC dimmer and output a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The input signal includes a first pulse corresponding to a first input period, the first pulse being associated with a first pulse width. The first pulse width is larger than a first threshold for normal operation of the TRIAC dimmer. The process-and-drive component is further configured to: process information associated with the first pulse width and a second threshold, the second threshold being larger than the first threshold, and in response to the first pulse width being smaller than the second threshold, even if the first pulse width is still larger than the first threshold, maintain the drive signal at a first logic level without modulation to keep the switch open during at least the first input period. For example, the apparatus is implemented according to at least
In one embodiment, an apparatus for a power conversion system includes: a process-and-drive component configured to receive an input signal and output a drive signal to a switch to affect a current that flows through one or more light emitting diodes, the one or more light emitting diodes being associated with a secondary winding of a power conversion system. The input signal includes a pulse associated with a pulse width. The process-and-drive component is further configured to: process information associated with the pulse width; and generate the drive signal based on at least information associated with the pulse width so that the current changes non-linearly with the pulse width but a brightness of the one or more light emitting diodes changes linearly with the pulse width. For example, the apparatus is implemented according to at least
In another embodiment, a method for a power conversion system includes: receiving an input signal including a first pulse associated with a first input period and a second pulse associated with a second input period; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system, the drive signal being associated with a first modulation period for the first input period and a second modulation period for the second input period. The processing information associated with the input signal includes: determining the first modulation period for the first input period; and determining the second modulation period for the second input period. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes: changing the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period; and changing the drive signal between the first logic level and the second logic level at the modulation frequency during the second modulation period. The first pulse corresponds to a first pulse width. The second pulse corresponds to a second pulse width. The first modulation period corresponds to a first duration. The second modulation period corresponds to a second duration. The first pulse width and the second pulse width are different in magnitude. The first duration and the second duration are equal in magnitude. For example, the method is implemented according to at least
In yet another example, a method for a power conversion system includes: receiving an input signal, the input signal including one or more input pulses and a first input pulse, the one or more input pulses corresponding to one or more input periods respectively, the first input pulse corresponding to a first input period, the first input period being after the one or more input periods; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system, the drive signal being associated with one or more modulation periods and a first modulation period. The one or more modulation periods correspond to the one or more input periods respectively. The first modulation period corresponds to the first input period. The one or more input pulses are associated with one or more pulse widths respectively. The processing information associated with the input signal includes: processing information associated with the one or more pulse widths; selecting a first smallest pulse width from the one or more pulse widths; and determining a first duration of the first modulation period based on at least information associated with the first smallest pulse width. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes changing the drive signal between a first logic level and a second logic level at a modulation frequency during the first modulation period. For example, the method is implemented according to at least
According to one embodiment, a method for a power conversion system includes: receiving an input signal associated with a TRIAC dimmer, the input signal including a first pulse corresponding to a first input period, the first pulse being associated with a first pulse width, the first pulse width being larger than a first threshold for normal operation of the TRIAC dimmer; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system. The processing information associated with the input signal includes processing information associated with the first pulse width and a second threshold, the second threshold being larger than the first threshold. The outputting a drive signal to a switch to affect a current that flows through a primary winding of a power conversion system includes, in response to the first pulse width being smaller than the second threshold, even if the first pulse width is still larger than the first threshold, maintaining the drive signal at a first logic level without modulation to keep the switch open during at least the first input period. For example, the method is implemented according to at least
According to another embodiment, a method for a power conversion system includes: receiving an input signal including a pulse associated with a pulse width; processing information associated with the input signal; and outputting a drive signal to a switch to affect a current that flows through one or more light emitting diodes, the one or more light emitting diodes being associated with a secondary winding of a power conversion system. The processing information associated with the input signal includes processing information associated with the pulse width. The outputting a drive signal to a switch to affect a current that flows through one or more light emitting diodes includes generating the drive signal based on at least information associated with the pulse width so that the current changes non-linearly with the pulse width but a brightness of the one or more light emitting diodes changes linearly with the pulse width. For example, the method is implemented according to at least
For example, some or all components of various embodiments of the present invention each are, individually and/or in combination with at least another component, implemented using one or more software components, one or more hardware components, and/or one or more combinations of software and hardware components. In another example, some or all components of various embodiments of the present invention each are, individually and/or in combination with at least another component, implemented in one or more circuits, such as one or more analog circuits and/or one or more digital circuits. In yet another example, various embodiments and/or examples of the present invention can be combined.
Although specific embodiments of the present invention have been described, it will be understood by those of skill in the art that there are other embodiments that are equivalent to the described embodiments. Accordingly, it is to be understood that the invention is not to be limited by the specific illustrated embodiments, but only by the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2014 1 0322612 | Jul 2014 | CN | national |
This application is a continuation of U.S. patent application Ser. No. 14/451,656, filed Aug. 5, 2014, which claims priority to Chinese Patent Application No. 201410322612.2, filed Jul. 8, 2014, commonly assigned, both of the above-referenced applications being incorporated by reference herein for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
3803452 | Goldschmied | Apr 1974 | A |
4253045 | Weber | Feb 1981 | A |
5144205 | Motto et al. | Sep 1992 | A |
5249298 | Bolan et al. | Sep 1993 | A |
5949197 | Kastner | Sep 1999 | A |
6218788 | Chen et al. | Apr 2001 | B1 |
6229271 | Liu | May 2001 | B1 |
6278245 | Li et al. | Aug 2001 | B1 |
7038399 | Lys et al. | May 2006 | B2 |
7649327 | Peng | Jan 2010 | B2 |
7880400 | Zhou et al. | Feb 2011 | B2 |
7944153 | Greenfeld | May 2011 | B2 |
8134302 | Yang et al. | Mar 2012 | B2 |
8278832 | Hung et al. | Oct 2012 | B2 |
8378583 | Hying et al. | Feb 2013 | B2 |
8378588 | Kuo et al. | Feb 2013 | B2 |
8378589 | Kuo et al. | Feb 2013 | B2 |
8432438 | Ryan et al. | Apr 2013 | B2 |
8497637 | Liu | Jul 2013 | B2 |
8644041 | Pansier | Feb 2014 | B2 |
8698419 | Yan et al. | Apr 2014 | B2 |
8890440 | Yan et al. | Nov 2014 | B2 |
8941324 | Zhou et al. | Jan 2015 | B2 |
9030122 | Yan et al. | May 2015 | B2 |
9220136 | Zhang | Dec 2015 | B2 |
9301349 | Zhu et al. | Mar 2016 | B2 |
9408269 | Zhu et al. | Aug 2016 | B2 |
9414455 | Zhou et al. | Aug 2016 | B2 |
9480118 | Liao et al. | Oct 2016 | B2 |
9554432 | Zhu et al. | Jan 2017 | B2 |
20060022648 | Ben-Yaakov et al. | Feb 2006 | A1 |
20070182699 | Ha et al. | Aug 2007 | A1 |
20070267978 | Shteynberg et al. | Nov 2007 | A1 |
20080224629 | Melanson | Sep 2008 | A1 |
20080278092 | Lys et al. | Nov 2008 | A1 |
20090021469 | Yeo et al. | Jan 2009 | A1 |
20090251059 | Veltman | Oct 2009 | A1 |
20100156319 | Melanson | Jun 2010 | A1 |
20100164406 | Kost et al. | Jul 2010 | A1 |
20100176733 | King | Jul 2010 | A1 |
20100207536 | Burdalski | Aug 2010 | A1 |
20100213859 | Shteynberg | Aug 2010 | A1 |
20100231136 | Reisenauer et al. | Sep 2010 | A1 |
20110037399 | Hung et al. | Feb 2011 | A1 |
20110080110 | Nuhfer et al. | Apr 2011 | A1 |
20110080111 | Nuhfer et al. | Apr 2011 | A1 |
20110121744 | Salvestrini | May 2011 | A1 |
20110121754 | Shteynberg | May 2011 | A1 |
20110227490 | Huynh | Sep 2011 | A1 |
20110260619 | Sadwick | Oct 2011 | A1 |
20110285301 | Kuang et al. | Nov 2011 | A1 |
20110291583 | Shen | Dec 2011 | A1 |
20110309759 | Shteynberg | Dec 2011 | A1 |
20120032604 | Hontele | Feb 2012 | A1 |
20120146526 | Lam et al. | Jun 2012 | A1 |
20120181944 | Jacobs et al. | Jul 2012 | A1 |
20120181946 | Melanson | Jul 2012 | A1 |
20120187857 | Ulmann et al. | Jul 2012 | A1 |
20120268031 | Zhou et al. | Oct 2012 | A1 |
20120299500 | Sadwick | Nov 2012 | A1 |
20120299501 | Kost et al. | Nov 2012 | A1 |
20120326616 | Sumitani et al. | Dec 2012 | A1 |
20130009561 | Briggs | Jan 2013 | A1 |
20130020965 | Kang et al. | Jan 2013 | A1 |
20130026942 | Ryan et al. | Jan 2013 | A1 |
20130026945 | Ganick et al. | Jan 2013 | A1 |
20130027528 | Staats et al. | Jan 2013 | A1 |
20130063047 | Veskovic | Mar 2013 | A1 |
20130175931 | Sadwick | Jul 2013 | A1 |
20130181630 | Taipale et al. | Jul 2013 | A1 |
20130193879 | Sadwick | Aug 2013 | A1 |
20130194848 | Bernardinis et al. | Aug 2013 | A1 |
20130215655 | Yang et al. | Aug 2013 | A1 |
20130223107 | Zhang et al. | Aug 2013 | A1 |
20130241427 | Kesterson et al. | Sep 2013 | A1 |
20130241428 | Takeda | Sep 2013 | A1 |
20130242622 | Peng | Sep 2013 | A1 |
20130307431 | Zhu et al. | Nov 2013 | A1 |
20130307434 | Zhang | Nov 2013 | A1 |
20140029315 | Zhang et al. | Jan 2014 | A1 |
20140063857 | Peng | Mar 2014 | A1 |
20140078790 | Lin et al. | Mar 2014 | A1 |
20140103829 | Kang | Apr 2014 | A1 |
20140132172 | Zhu et al. | May 2014 | A1 |
20140160809 | Lin et al. | Jun 2014 | A1 |
20140265935 | Sadwick | Sep 2014 | A1 |
20140346973 | Zhu et al. | Nov 2014 | A1 |
20140354170 | Gredler | Dec 2014 | A1 |
20150077009 | Kunimatsu | Mar 2015 | A1 |
20150091470 | Zhou et al. | Apr 2015 | A1 |
20150312982 | Melanson | Oct 2015 | A1 |
20150312988 | Liao et al. | Oct 2015 | A1 |
20150359054 | Lin | Dec 2015 | A1 |
20160014865 | Zhu et al. | Jan 2016 | A1 |
20160037604 | Zhu et al. | Feb 2016 | A1 |
20160338163 | Zhu et al. | Nov 2016 | A1 |
Number | Date | Country |
---|---|---|
1448005 | Oct 2003 | CN |
101657057 | Feb 2010 | CN |
101868090 | Oct 2010 | CN |
101896022 | Nov 2010 | CN |
101917804 | Dec 2010 | CN |
101998734 | Mar 2011 | CN |
102014551 | Apr 2011 | CN |
102056378 | May 2011 | CN |
102209412 | Oct 2011 | CN |
102300375 | Dec 2011 | CN |
102347607 | Feb 2012 | CN |
102387634 | Mar 2012 | CN |
103004290 | Mar 2012 | CN |
102474953 | May 2012 | CN |
102497706 | Jun 2012 | CN |
202353859 | Jul 2012 | CN |
102695330 | Sep 2012 | CN |
102791056 | Nov 2012 | CN |
102843836 | Dec 2012 | CN |
202632722 | Dec 2012 | CN |
102870497 | Jan 2013 | CN |
102946674 | Feb 2013 | CN |
103024994 | Apr 2013 | CN |
103313472 | Sep 2013 | CN |
103369802 | Oct 2013 | CN |
103379712 | Oct 2013 | CN |
103547014 | Jan 2014 | CN |
103716934 | Apr 2014 | CN |
103858524 | Jun 2014 | CN |
103945614 | Jul 2014 | CN |
2403318 | Jan 2012 | EP |
2008-010152 | Jan 2008 | JP |
2011-249328 | Dec 2011 | JP |
201215228 | Sep 2010 | TW |
201125441 | Jul 2011 | TW |
201132241 | Sep 2011 | TW |
201143530 | Dec 2011 | TW |
201146087 | Dec 2011 | TW |
201208463 | Feb 2012 | TW |
201208481 | Feb 2012 | TW |
201208486 | Feb 2012 | TW |
I 387396 | Feb 2013 | TW |
201322825 | Jun 2013 | TW |
201342987 | Oct 2013 | TW |
I 423732 | Jan 2014 | TW |
201412189 | Mar 2014 | TW |
M477115 | Apr 2014 | TW |
201417626 | May 2014 | TW |
201417631 | May 2014 | TW |
201422045 | Jun 2014 | TW |
201424454 | Jun 2014 | TW |
I448198 | Aug 2014 | TW |
Entry |
---|
United States Patent and Trademark Office, Office Action mailed Sep. 6, 2016, in U.S. Appl. No. 14/459,167. |
United States Patent and Trademark Office, Notice of Allowance mailed Jun. 16, 2016, in U.S. Appl. No. 14/593,734. |
China Patent Office, Office Action mailed Nov. 15, 2014, in Application No. 201210166672.0. |
China Patent Office, Office Action mailed Jul. 7, 2014, in Application No. 201210468505.1. |
China Patent Office, Office Action mailed Jun. 3, 2014, in Application No. 201110103130.4. |
Taiwan Intellectual Property Office, Office Action mailed Jan. 7, 2014, in Application No. 100119272. |
Taiwan Intellectual Property Office, Office Action mailed Jun. 9, 2014, in Application No. 101124982. |
Taiwan Intellectual Property Office, Office Action mailed Sep. 25, 2014, in Application No. 101148716. |
United States Patent and Trademark Office, Notice of Allowanced mailed Apr. 9, 2015, in U.S. Appl. No. 13/527,475. |
United States Patent and Trademark Office, Office Action mailed Dec. 2, 2014, in U.S. Appl. No. 13/527,475. |
United States Patent and Trademark Office, Office Action mailed Jan. 15, 2015, in U.S. Appl. No. 14/562,432. |
China Patent Office, Office Action mailed Sep. 2, 2016, in Application No. 201510103579.9. |
United States Patent and Trademark Office, Notice of Allowance mailed Jun. 16, 2015, in U.S. Appl. No. 14/593,734. |
United States Patent and Trademark Office, Notice of Allowance mailed Sep. 12, 2016, in U.S. Appl. No. 14/819,200. |
China Patent Office, Office Action mailed Jun. 30, 2015, in Application No. 201410171893.6. |
China Patent Office, Office Action mailed Aug. 8, 2015, in Application No. 201410172086.6. |
United States Patent and Trademark Office, Notice of Allowance mailed May 7, 2015, in U.S. Appl. No. 13/527,475. |
United States Patent and Trademark Office, Office Action mailed Jun. 5, 2015, in U.S. Appl. No. 13/710,277. |
China Patent Office, Office Action mailed Aug. 28, 2015, in Application No. 201410322602.9. |
China Patent Office, Office Action mailed Oct. 19, 2015, in Application No. 201410322612.2. |
Taiwan Intellectual Property Office, Office Action mailed Sep. 17, 2015, in Application No. 103127108. |
Taiwan Intellectual Property Office, Office Action mailed Sep. 17, 2015, in Application No. 103127620. |
United States Patent and Trademark Office, Notice of Allowance mailed Oct. 22, 2015, in U.S. Appl. No. 13/527,475. |
United States Patent and Trademark Office, Office Action mailed Aug. 19, 2015, in U.S. Appl. No. 14/562,432. |
China Patent Office, Office Action mailed Mar. 2, 2016, in Application No. 201410172086.6. |
China Patent Office, Office Action mailed Mar. 3, 2016, in Application No. 201410322612.2. |
Taiwan Intellectual Property Office, Office Action mailed Apr. 18, 2016, in Application No. 103140989. |
United States Patent and Trademark Office, Notice of Allowance mailed Mar. 7, 2016, in U.S. Appl. No. 13/710,277. |
United States Patent and Trademark Office, Notice of Allowance mailed Mar. 30, 2016, in U.S. Appl. No. 14/562,432. |
China Patent Office, Office Action mailed Dec. 14, 2015, in Application No. 201210166672.0. |
Taiwan Intellectual Property Office, Office Action mailed Nov. 13, 2015, in Application No. 103141628. |
United States Patent and Trademark Office, Notice of Allowance mailed Dec. 21, 2015, in U.S. Appl. No. 13/710,277. |
United States Patent and Trademark Office, Office Action mailed Jan. 13, 2016, in U.S. Appl. No. 14/451,656. |
United States Patent and Trademark Office, Office Action mailed Dec. 17, 2015, in U.S. Appl. No. 14/459,167. |
United States Patent and Trademark Office, Notice of Allowance mailed Jan. 21, 2016, in U.S. Appl. No. 14/562,432. |
United States Patent and Trademark Office, Office Action mailed Dec. 30, 2015, in U.S. Appl. No. 14/593,734. |
United States Patent and Trademark Office, Office Action mailed Dec. 3, 2015, in U.S. Appl. No. 14/819,200. |
United States Patent and Trademark Office, Notice of Allowance mailed Oct. 20, 2016, in U.S. Appl. No. 14/451,656. |
U.S., Notice of Allowance dated Jul. 13, 2017, in U.S. Appl. No. 15/403,520. |
U.S., Office Action dated Jun. 27, 2017, in U.S. Appl. No. 14/459,167. |
U.S., Notice of Allowance dated Apr. 21, 2017, in U.S. Appl. No. 15/364,100. |
U.S., Office Action dated Apr. 20, 2017, in U.S. Appl. No. 15/263,080. |
U.S., Office Action dated Jun. 1, 2017, in U.S. Appl. No. 15/372,324. |
Number | Date | Country | |
---|---|---|---|
20160014861 A1 | Jan 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14451656 | Aug 2014 | US |
Child | 14532811 | US |