Claims
- 1. A circuit for altering a chip pad signal, the chip pad signal having a first logic high and a first logic low, the first logic high having a voltage higher than a voltage of the first logic low, the chip pad signal being adapted as an input for an IC package such that the IC package provides a board signal as an output, said circuit comprising:
a primary driver configured to deliver a chip pad signal to an IC package, said circuit being configured to cooperate with a second signal and a third signal, the second signal having a voltage higher than the voltage of the first logic high such that said primary driver selectively delivers a second logic high to the IC package, said second logic high having a voltage higher than the voltage of the first logic high, the third signal having a voltage lower than the voltage of the first logic low such that said primary driver selectively delivers a second logic low to the IC package, said second logic low having a voltage lower than the voltage of the first logic low.
- 2. The circuit of claim 1, further comprising a secondary driver configured to provide the second signal and the third signal.
- 3. The circuit of claim 1, further comprising:
a first capacitor selectively electrically communicating with said primary driver, said first capacitor being configured to selectively provide the first signal; and a second capacitor selectively electrically communicating with said primary driver, said second capacitor being configured to selectively provide the third signal.
- 4. The circuit of claim 1, wherein the sixth signal is terminated to ground.
- 5. The circuit of claim 2, wherein said primary driver is adapted to receive a primary driver first signal, and wherein said circuit further comprises:
a signal modifier electrically communicating with said secondary driver, said signal modifier being adapted to receive said primary driver first signal to convert said primary driver first signal into a secondary driver first signal and to provide said secondary driver first signal to said secondary driver.
- 6. The circuit of claim 5, wherein said primary driver is adapted to receive a primary driver first signal, and wherein said circuit further comprises:
means for modifying said primary driver first signal and for providing said primary driver first signal, after modification, to said secondary driver.
- 7. The circuit of claim 5, wherein said signal modifier is a pulse generator.
- 8. The circuit of claim 7, wherein said primary driver has PVT controls.
- 9. An electrical device comprising:
an IC package; and a circuit electrically communicating with said IC package, said circuit having a primary driver configured to deliver a chip pad signal to said IC package in response to a primary driver first signal and a primary driver second signal, the primary driver first signal and the primary driver second signal each being adapted to provide a logic high and a logic low to said primary driver such that, in response to a logic high received concurrently from the primary driver first signal and the primary driver second signal, said primary driver provides a primary driver third signal for forming said chip pad signal, and, in response to a logic low received from either the primary driver first signal or the primary driver second signal, said primary driver provides a primary driver fourth signal for forming said chip pad signal; said circuit being configured to receive a fifth signal having a voltage higher than a voltage of the primary driver third signal, and a sixth signal having a voltage lower than a voltage of the primary driver fourth signal, wherein said chip pad signal is adapted to be formed from at least three of the group consisting of: the primary driver third signal; a summation of the fifth signal and the primary driver third signal; the primary driver fourth signal, and; a summation of the sixth signal and the primary driver fourth signal.
- 10. The electrical device of claim 9, wherein the primary driver first signal is a data-enable signal, and the primary driver second signal is a data signal.
- 11. The electrical device of claim 9, further comprising:
a first capacitor selectively electrically communicating with said primary driver such that said first capacitor is configured to selectively provide the fifth signal for forming the chip pad signal; and a second capacitor selectively electrically communicating with said primary driver such that said second capacitor is configured to selectively provide the sixth signal for forming the chip pad signal.
- 12. The electrical device of claim 11, further comprising a first dump-enable component electrically communicating with said first capacitor and having an enable state and a disable state, and a second dump-enable component electrically communicating with said second capacitor and having an enable state and a disable state, and wherein said first capacitor selectively electrically communicates with said primary driver via said first dump-enable component when said first dump-enable component is in said enable state, and said second capacitor selectively electrically communicates with said primary driver via said second dump-enable component when said second dump-enable component is in said enable state.
- 13. A method for providing a chip pad signal to an IC package, the IC package being configured to provide a board signal in response to the chip pad signal, said method comprising the steps of:
applying a test chip pad signal to the IC package, the test chip pad signal corresponding to a chip pad signal to be applied to the IC package during operation of the IC package; determining whether the board signal provided by the IC package in response to the test chip pad signal is acceptable; and if the board signal is not acceptable, modifying the chip pad signal to be applied to the IC package during operation of the IC package such that the board signal is acceptable.
- 14. The method of claim 13, wherein the chip pad signal to be applied is configured to provide a logic high, and wherein the step of modifying the chip pad signal to be applied comprises modifying at least a portion of the logic high.
- 15. The method of claim 13, wherein the chip pad signal to be applied is configured to provide a logic low, and wherein the step of modifying the chip pad signal to be applied comprises modifying at least a portion of the logic low.
- 16. The method of claim 13, wherein the step of modifying at least a portion of the logic high comprises applying a first voltage to at least a portion of the logic high, the first voltage being higher than a voltage of the logic high.
- 17. The method of claim 13, wherein the step of modifying at least a portion of the logic low comprises applying a second voltage to at least a portion of the logic low, the second voltage being lower than a voltage of the logic low.
- 18. The method of claim 13, wherein the step of modifying at least a portion of the logic low comprises terminating at least a portion of the logic low to ground.
- 19. A circuit for altering a chip pad signal, the chip pad signal being adapted as an input for an IC package such that the IC package provides a board signal as an output, said circuit comprising:
a primary driver having a primary driver first input, a primary driver second input, a primary driver third input, a primary driver fourth input and a primary driver output, said primary driver being configured to deliver a chip pad signal, via said primary driver output, to an IC package in response to inputs from a primary driver first signal, a primary driver second signal, a primary driver third signal, and a primary driver fourth signal, said primary driver first signal and said primary driver second signal each being adapted to provide a logic high and a logic low to said primary driver, via said primary driver first input and said primary driver second input, respectively, such that, in response to a logic high received concurrently from said primary driver first signal and said primary driver second signal, said primary driver provides said primary driver third signal to said primary driver output as the chip pad signal, and, in response to a logic low received from either said primary driver first signal or said primary driver second signal, said primary driver provides said primary driver fourth signal to said primary driver output as the chip pad signal; said circuit being configured to receive a fifth signal having a voltage higher than a voltage of said primary driver third signal, and a sixth signal having a voltage lower than a voltage of said primary driver fourth signal, wherein the chip pad signal is adapted to be formed from at least three of the group consisting of: said primary driver third signal; a summation of said fifth signal and said primary driver third signal; said primary driver fourth signal, and; a summation of said sixth signal and said primary driver fourth signal.
- 20. The circuit of claim 19, further comprising a secondary driver configured to provide said fifth signal and said sixth signal for forming the chip pad signal.
- 21. The circuit of claim 19, further comprising:
a first capacitor selectively electrically communicating with said primary driver output such that said first capacitor is configured to selectively provide said fifth signal for forming the chip pad signal; and a second capacitor selectively electrically communicating with said primary driver output such that said second capacitor is configured to selectively provide said sixth signal for forming the chip pad signal.
- 22. The circuit of claim 19, wherein said primary driver third signal is received at said primary driver third input, and said primary driver fourth signal is received at said primary driver fourth input, and wherein said circuit further comprises:
a first capacitor selectively electrically communicating with said primary driver third input such that said first capacitor is configured to selectively provide said fifth signal to said primary driver for forming the chip pad signal; and a second capacitor selectively electrically communicating with said primary driver fourth input such that said second capacitor is configured to selectively provide said sixth signal to said primary driver for forming the chip pad signal.
- 23. The circuit of claim 20, wherein said secondary driver has a secondary driver first input, a secondary driver second input, a secondary driver third input, a secondary driver fourth input and a secondary driver output, said secondary driver being configured to deliver said fifth signal, via said secondary driver output, in response to a logic high received concurrently from a secondary driver first signal and said primary driver second signal, said secondary driver being further configured to deliver said sixth signal, via said secondary driver output, in response to a logic low received from either said secondary driver first signal or said primary driver second signal.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. patent application Ser. No. 09/568,389, now U.S. Pat. No. ______, filed May 10, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09568389 |
May 2000 |
US |
Child |
09921672 |
Aug 2001 |
US |