Claims
- 1. A dynamic bias switching circuit adapted to provide a first signal level and a second signal level, comprising:
an input signal having a signal envelope; means for determining the signal envelope; and means for switching between the first signal level and the second signal level based on the signal envelope.
- 2. A dynamic bias switching circuit according to claim 1, wherein the means for switching switches to the second signal level when the signal envelope exceeds a threshold.
- 3. A dynamic bias switching circuit according to claim 1, wherein the means for determining the signal envelope, comprises:
a detector adapted to extract the envelope from a sample of the multicarrier input signal; and a comparator circuit having a first input responsive to an output of the detector and a second input responsive to a reference input signal, wherein the comparator circuit generates an output by comparing the output of the detector with the reference input signal.
- 4. A dynamic bias switching circuit according to claim 3, wherein the comparator circuit comprises:
an operational amplifier having a first output voltage based on a first input voltage level and a second output voltage based on a second input voltage level.
- 5. A dynamic bias switching circuit according to claim 1, wherein the means for switching between a first signal level and a second signal level based on the signal envelope, comprises:
a switch unit that generates an output comprising one of the first signal level and the second signal level.
- 6. A dynamic bias switching circuit according to claim 5, wherein the switch unit comprises:
a buffer switch; and a first transistor coupled to a buffer output, wherein the buffer switch enables switching of the first transistor to allow for tracking of variations of the envelope signal.
- 7. A dynamic bias switching circuit according to claim 6, wherein the buffer switch comprises:
a complementary pair of transistors, wherein a drain of each of the pair of transistors is connected to the an output of a comparator circuit.
- 8. A dynamic bias switching circuit according to claim 6, wherein the first signal level is a discrete signal level (VL) generated by a diode circuit that places the first transistor in an ON state.
- 9. A dynamic bias switching circuit according to claim 6, wherein the second signal level is a discrete signal level (VH) that places the first transistor in an OFF state.
- 10. A dynamic bias switching circuit according to claim 1, wherein the second signal level is greater than the first signal level.
- 11. A dynamic bias switching circuit according to claim 1, wherein the first signal level is sufficient to operate the power amplifier for a first percentage of time, and
- 12. A dynamic bias switching circuit according to claim 11, wherein the first signal level is insufficient to operate the power amplifier for a second percentage of time that is statistically less than the first percentage of time.
- 13. A dynamic bias switching circuit according to claim 11, wherein during the first percentage of time an output waveform of the dynamic bias switching circuit is free from clipping.
- 14. A dynamic bias switching circuit according to claim 6, further comprising:
an second transistor, wherein the first transistor controls current between the power supply and a drain of the second transistor.
- 15. A dynamic bias switching circuit according to claim 14, wherein a bias voltage of the first transistor is less than a preset threshold, and
wherein a drain voltage of the first transistor is switched to the second signal level to place the first transistor in an ON state and allow the second signal level to be applied to a drain of the second transistor when the signal envelope exceeds the preset threshold.
- 16. A power amplifier, comprising:
an amplifier that receives a multicarrier input signal; and a dynamic bias switch unit having an input coupled to the amplifier input signal and an output coupled to the amplifier power supply, wherein the dynamic bias switch unit is adapted to switch a power supply level applied to the amplifier between a first power supply level and a second power supply level.
- 17. A power amplifier according to claim 16, wherein the dynamic bias switch unit comprises:
means for coupling a multicarrier input signal having a signal envelope; means for determining the signal envelope; and means for switching between the first power supply level and the second power supply level based on the signal envelope.
- 18. A dynamic bias switching circuit according to claim 17, wherein the means for switching switches to the second power supply level when the signal envelope exceeds a preset threshold.
- 19. A dynamic bias switching circuit according to claim 17, wherein the means for determining the signal envelope, comprises:
a detector adapted to extract the envelope from a sample of the multicarrier input signal; and a comparator circuit having a first input responsive to an output of the detector and a second input responsive to a reference input signal, wherein the comparator circuit generates an output by comparing the output of the detector with the reference input signal.
- 20. A dynamic bias switching circuit according to claim 19, wherein the comparator circuit comprises:
an operational amplifier having a first output voltage based on a first input voltage level and a second output voltage based on a second input voltage level.
- 21. A dynamic bias switching circuit according to claim 17, wherein the means for switching between a first signal level and a second signal level based on the signal envelope, comprises:
a switch unit that generates an output for controlling selection of one of the first power supply level and the second power supply level.
- 22. A dynamic bias switching circuit according to claim 21, wherein the switch unit comprises:
a buffer switch; and a first transistor, wherein the buffer switch enables switching of the first transistor to allow for tracking of variations of the envelope signal.
- 23. A dynamic bias switching circuit according to claim 22, wherein the buffer switch comprises:
a complementary pair of transistors, wherein a drain of each of the pair of transistors is connected to the an output of a comparator circuit.
- 24. A method for linear amplification of an envelope of a multicarrier input signal in a power amplifier that includes an amplifier, comprising:
determining the signal envelope; and switching a power supply input to the amplifier between a first signal level and a second signal level based on the signal envelope.
- 25. A method according to claim 24, wherein the second signal level is greater than the first signal level.
- 26. A method according to claim 24, wherein switching a power supply input to the amplifier between a first signal level and a second signal level based on the signal envelope, comprises:
switching a power supply input to the amplifier between a first signal level and a second signal level when the signal envelope exceeds a preset threshold to thereby track variations of the envelope signal.
- 27. A method according to claim 26, determining the signal envelope, comprises:
detecting the envelope from a sample of the multicarrier input signal; and generating an output by comparing the sample with a reference input signal.
- 28. A method according to claim 24, wherein the first signal level is a discrete signal level (VT).
- 29. A method according to claim 24, wherein the second signal level is a discrete signal level (VH).
- 30. A method according to claim 24, wherein the first signal level is sufficient to operate the power amplifier for a first percentage of time.
- 31. A method according to claim 30, wherein the first signal level is insufficient to operate the power amplifier for a second percentage of time that is statistically less than the first percentage of time.
- 32. A dynamic bias switching circuit, comprising:
means for switching between a first signal level and a second signal level based on a signal envelope of an input signal to an amplifier.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional Patent Application No. 60/428,607, filed Nov. 22, 2002, the contents of which are hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60428607 |
Nov 2002 |
US |