The present invention relates to a circuit for providing a voltage, and relates particularly, though not solely, to a bandgap reference voltage circuit.
It is useful in the field of electronic circuits to provide a constant and stable reference voltage. For example reference voltages of around 1.25V are common as this is close to the theoretical bandgap of silicon at 0 K.
An example prior art system that provides a reference voltage is a “bandgap reference voltage circuit”. Various methods have been proposed including those by Widlar, R., “New Developments in IC Voltage Regulators,” IEEE Journal of Solid-State Circuits, Vol. SC-6, pp. 2-7, February 1971; K. Kuijk, “A Precision Reference Voltage Source,” IEEE Journal of Solid-State Circuits, Vol. SC-8, pp. 222-226, June 1973; and H. Banba, et. al., “A CMOS Bandgap Reference Circuit with sub-1-V Operation,” IEEE Journal of Solid-State Circuits, Vol. 34, pp. 670-674, May 1999.
Exemplary embodiments will now be described for the sake of example only with reference to the drawings, in which:
a-1c show circuit diagrams of a bandgap circuit with a trimming circuit according to example embodiments.
Referring to
I1*R1=I2*R3 (1)
I1 and I2 are the currents through the emitter of each bipolar transistor. ΔVEB is the difference between VEBQ1 and VEBQ2, and can be calculated according to equation (2):
Therefore, the temperature stability of the bandgap circuit output voltage Vref without g (i.e R4=0Ω) may be analyzed using equation (3):
In Equation (3), Vt is the thermal voltage (eg: ˜26 mV@ 25° C.) and IS is the saturation current coefficient of Q1 and Q2. The bandgap circuit may have an operating configuration, for example equal bias currents (I1=I2 R1=R3) and bipolar device ratio scaling (IS2/IS1=N) or bias current scaling (I1=N*I2, R3/R1=N, IS1=IS2). In those configurations the circuit operation is characterized by Equation (4):
Vref=VEBQ1+(R3/R2)*Vt*Ln(N) (4)
In Equation (4), VBEQ1 (“CTAT component”) is complementary to absolute temperature (CTAT). As such, the voltage reduces with increasing temperature and has approximate proportionally within small operating temperature ranges. The right hand term in Equation (4) (R3/R2*Vt*Ln(N)) (“PTAT component”), the Vt is proportional to absolute temperature (PTAT) so that the voltage increases with increasing temperature and has approximate proportionally within small operating temperature ranges. Thus, if the ratios between the resistor are appropriately designed, the CTAT component and the PTAT component will cancel each other out over a given temperature range, to achieve high temperature stability of Vref eg: zero temperature coefficient.
In practice the precision or accuracy of bandgap circuits may be limited by manufacturing variations eg: variations in VBE, and bipolar and resistor matching.
a shows a trimming circuit 104 connected between the output of the OPAMP Vout and the common point of R1 and R3. In operation the trimming circuit 104 may provide a predetermined trimming resistance that compensates for the voltage magnitude and/or the temperature coefficient.
The trimming circuit 104 comprises a series of trim resistors R4a-R4d connected to the common point between R1 and R3. A series of switch pairs S1-S5 have the first set of switches S1a-S5a connected between the output of the OPAMP Vout and the trim resistors, and the second set of switches S1b-S5b connected between the trim resistors and the output terminal Vref.
The trimming of R4 causes an adjustment of the positive temperature coefficient component according to Equation (5):
In Equation (5), R4 is the value of the resistance between the selected connection point/closed switch and the common point between R1 and R3.
One of the first set of switches S1a-S5a will carry the current that flows through R4. These switches are termed current force switches. The current force switches S1a-S5a do not affect the output voltage since the switches are not in the sense path of the Vref output terminal. By connecting the output terminal Vref to a high impedance load, any parasitic voltage drop across the second set of switches S1b-S5b will be negligible. The second sets of switches are termed the voltage sense switches. The circuit in
Turning to
Referring to
The trimming circuit 204 comprises a series of trim resistors R4a-R4d connected between the common point between R1 and R3 and the output terminal Vref. A series of switches S1-S5 are connected between the output of the OPAMP Vout and the trim resistors. By connecting the output terminal Vref to a high impedance load, any parasitic voltage drop across the non current-carrying R4 resistors, between the output terminal Vref and the selected connection point/closed switch, will be negligible. The circuit in
Referring to
The first trimming circuit 304 comprises a third plurality of trimming resistors R3 that are connected at a first end to the drain terminal of the second PMOS transistor M2. A first plurality of trimming switches S1-S4 is connected between the positive input terminal V+ and a selected connection point between two of the third plurality of trimming resistors R3.
The second trimming circuit 306 comprises a fourth plurality of trimming resistors R4 that are connected at a second end to ground. A second plurality of trimming switches S5-S8 are connected between the drain terminal of the third PMOS transistor M3 and a selected connection point between two of the fourth plurality of trimming resistors R4.
An output terminal Vref is connected to the first end of the fourth plurality of trimming resistors R4. The trimming of R3 and/or R4 causes an adjustment of the output voltage Vref according to Equations (6) to (9):
In Equation (8) the bipolar transistors Q1 and Q2 have PTAT bias currents. In Equations (6) to (9) R3A is the value of the resistance between selected connected point/closed switch S1-S4 and the second PNP bipolar transistor Q2, and R3B is the value of the resistance between selected connected point/closed switch S1-S4 and the second PMOS transistor M2. In Equation (6) VR2 is the voltage across the second resistor R2. I1-I3 are the currents through each of the PMOS transistors. I1a and I2a are the currents through the bipolar transistors, and I1b and I2b are the currents through R1 and R2 respectively.
In Equation (9) Vt is the thermal voltage (26 mV@ 25C), IS is the saturation current coefficient of the bipolar devices Q1 and Q2,
The PMOS transistors M1-M3 may have long channel lengths or an output impedance boost to minimize current differences I1-I3 due to different drain voltages and early voltage modulation effect.
According to Equation (9), switches S1-S4 trim the ratios R1/R3A and R3B/R1 to compensate for the temperature coefficient. By connecting switches S1-S4 to high impedance OPAMP input there would be negligible parasitic voltage drop across the switches S1-S4.
Switches S5-S8 trim the ratio R4/R1 to compensate the magnitude of the output voltage Vref. Switches S5-S8 do not affect the output voltage since the switches are not in the sense path of the Vref output terminal. The voltage drop across the switches S5-S8 will not affect the output voltage as long as there is enough supply voltage headroom.
By connecting the output terminal Vref to a high impedance load, any parasitic voltage drop across the portions of R4 between the output terminal Vref and the closed switch S5-S8 will be negligible. The circuit in
Any other errors in the circuit may be compensated for as is known in the art for example OPAMP offset may be handled by chopping.
A possible application for one or more embodiments is in a CMOS circuit. However it will be readily appreciated by the skilled reader that alternative applications are possible. Equally the skilled reader will appreciate the number of resistor sections and/or switches in each trim circuit can be tailored for the application.
The above example embodiments may be manufactured using fabrication techniques appropriate to the application. The trimming process in each case may occur at manufacturing for each circuit. Once the trimming has been completed the desired switch states may be stored in a Read Only Memory (ROM) or may be permanently set using fuses.
Referring to
Referring to
Referring to
Many variations of the above example embodiments, are possible within the scope of the following claims, as will be clear to a skilled reader.
Number | Name | Date | Kind |
---|---|---|---|
4673866 | Masuda | Jun 1987 | A |
5773967 | Tenten | Jun 1998 | A |
6147908 | Abugharbieh et al. | Nov 2000 | A |
6859156 | May et al. | Feb 2005 | B2 |
6956413 | Bailey | Oct 2005 | B2 |
7215183 | Nakada | May 2007 | B2 |
20050127987 | Sato et al. | Jun 2005 | A1 |
20050285666 | Garlapati et al. | Dec 2005 | A1 |
20070182477 | Kim | Aug 2007 | A1 |
20070296392 | Chen et al. | Dec 2007 | A1 |
Number | Date | Country |
---|---|---|
44 39 707 | May 1996 | DE |
Number | Date | Country | |
---|---|---|---|
20080116875 A1 | May 2008 | US |