1. Field of the Invention
The present invention is related to the field of data communications, and more specifically towards systems, circuits and methods for improving data transmission by conditioning signals at a transmitter to compensate for channel effects.
2. Art Background
Electronic circuits utilize serial data transmission to transmit data among one or more circuits. In general, serial data transmission involves transmitting bits in a single bit stream at a predetermined data rate. The data rate is expressed as the number of bits transmitted per second (“bps”). Typically, to transfer data between circuits, the sending circuit employs a transmitter that modulates and sends data using a local clock. The local clock provides the timing for the bit rate. The receiving circuit employs a receiver to recover the data, and in some cases, the clock. The receiver circuit recovers the serial bit stream of data by sampling the bit stream at the specified data rate.
Some communication standards, which use optical channels to transfer data, demand high-speed data rates. For example, current standards transmit data across optical channels at 10 Giga bits per second (Gb/s). For example, two current standards for high-speed data transfer include the SFI specifications, associated with SFP+ optical modules, and the 10GBASE-KR specification from the IEEE for signaling over backplane channels in computer servers and networking equipment. For example, some standards, such as the SFI specification, require a transmitter to operate with a low transmitter waveform dispersion penalty (“TWDP”) and low data dependent jitter (“DDJ”) specifications at the same time. Prior techniques have been developed in an attempt to maximize the efficiency of serial data transfer at high rates. However, in some prior art design techniques, improving the TWDP cases a degradation of DDJ.
Accordingly, it is highly desirable to develop receiver and transmitter circuits that satisfy both standards such that improvements in TWDP does not cause degradation in DDJ.
The novel features of the invention are set forth in the appended claims. However, for purpose of explanation, several embodiments of the invention are set forth in the following figures.
a) illustrates a data pattern and resulting channel waveform propagated on a channel.
b) illustrates an example waveform for the same data pattern when the output signal is conditioned using a full-tap FIR circuit.
c) illustrates a third waveform propagated on the channel for the example data pattern conditioned by a half-tap FIR circuit.
The systems, techniques and circuits disclosed herein improve data transmission, such as transmission of a serial bit stream, between a transmitter and a receiver over a channel. Specifically, the data transmission circuits and techniques optimize data transmission over channels that provide a first pole response and/or a multi-pole response to the serial data as it is propagated from a transmitter to a receiver over the channel.
A brief description of the origin and nature of the multi-pole characteristics of a channel follow. The response of a physical lossy transmission line (e.g., channel) to a serial data stream acts similar to a multi-pole system, because, in addition to the direct current (“DC”) losses of the transmission line, the transmission line exhibits frequency-dependent losses. In general, the frequency-dependent losses are due to “skin effect” and dielectric absorption. In general, the skin effect of the transmission line causes the series resistance of the line to vary with frequency, and the dielectric absorption causes the conductance of the line to vary with frequency. Both effects result in increased attenuation at higher frequencies. The skin effect and dielectric absorption effect both slow and round off the initial part of the output edge of the serial data stream. However, the tail of the channel response conforms well to simple resistive-capacitive (“RC”) behavior.
Even transmission lines with significant inductance act as RC lines below a cutoff frequency,
wherein,
L defines the trace inductance per unit length, and R defines the trace resistance per unit length.
Below the cut-off frequency, the resistance is larger than the impedance of the inductor, and the transmission line behaves as a dispersive RC line. The dispersive behavior of the transmission line (e.g., channel) at low frequencies causes inter-symbol interference (“ISI”) and increases data dependent jitter in the data signal.
Specifications: SFP+ and KR Modes:
The systems, circuits and techniques for data transmission of the present invention have application to effectuate serial data transmission in compliance with various industry standards. For example, in some embodiments, the circuits, systems and methods of the present invention transmit data in accordance with (1) the SFI specifications associated with SFP+ optical modules (hereafter referred to as “the SFP+ specification”) and (2) the 10GBASE-KR specification from the IEEE for signaling over backplane channels in computer servers and networking equipment (hereafter referred to as the “KR specification”). Although the systems, circuits and methods of the present invention have application for compliance with the SFP+ and KR specifications, the teachings of the present invention have a broad applicability to data transmission in accordance with various standards and specifications without deviating from the spirit or scope of the invention.
Measuring Transmitter Waveform Dispersion Penalty & Data Dependent Jitter:
One performance measurement required to meet some specifications, such as the SFP+ and KR specifications, is transmitter waveform dispersion penalty (“TWDP”). In general, TWDP is defined as the difference (in dB) between a reference signal to noise ratio (SNR) and the equivalent SNR at a slicer input of a reference decision feedback equalizer (DFE) receiver for the measured waveform after propagation through a channel. For a more detailed explanation of measuring TWDP, see Explanation of IEEE 802.3, Clause 68 TWDP, Norman L. Swnson, Paul Voois, Tom Lindsay, Steve Zeng, ClariPhy Communications, Inc., 5 Jan. 2006.
One challenge in developing serial data transmitters is assuring that the transmitter design passes both TWDP specifications as well as data dependent jitter (“DDJ”) specifications at the same time. For example, this operating condition is required for the SFP+ specification. Some prior art techniques and designs require advancing one operating specification at the expense of the other. For example, using some of these prior art techniques, in order to improve TWDP, DDJ, a measure of noise, is increased. The multi-pole characteristics of the channel, as well as relatively long channel lengths, limit the ability to satisfy TWDP specifications. As explained more fully below, the circuits, systems and methods of the present invention compensate for multi-pole characteristics of the channel so as to reduce jitter and rise time of data output from the transmitter.
Half-Tap FIR Signaling:
For the embodiment of
b) illustrates an example waveform for the same data pattern when the output signal is conditioned using a full-tap FIR circuit. As shown in
c) illustrates a third waveform propagated on the channel for the example data pattern conditioned by a half-tap FIR circuit. Similar to the example waveforms of
Full-Tap & Half-Tap FIR Filtering (Multi-Mode Integrated Circuit):
As shown in
As shown in
Cancel Effects of Second-Pole Channel Characteristic:
As explained more fully below, in some embodiments, the full-tap FIR or half-tap FIR circuits are used to cancel the inner symbol interference effect exhibited by a one-pole transfer characteristic in the channel. In other embodiments, the channel exhibits a two-pole or multi-pole effect. For these embodiments, in order to cancel the inner symbol interference effect, a low pass filter (“LPF”) filter is used. In some embodiment, the LPF is implemented using a resistive-capacitive (“RC”) filter. In general, the LPF (e.g., RC filter) cancels the effect of the second pole on the transmitter output signal. Specifically, the LPF conditions the output serial data stream at frequencies approximately equal to and below the cut-off frequency. The use of a LPF in the transmitter produces a signal with very low jitter as well as a TWDP value.
As shown in
As shown in
As shown in
When circuit 12214 operates in SPF+ mode, then the clock, generated by LC buffer 1210, is input to the clock input of flip-flop 1252 and latch 1254. During each clock cycle, serial input data stream is input to flip-flop 1252. During the next clock cycle, the data output of flip-flop 1252 is input to latch 1254. In addition, the output of flip-flop 1252 is designated as the main data signal. Latch 1254 outputs data to generate two post-cursor signals.
As shown in
When KR mode is selected, the full-tab pre-cursor signal is filtered in LPF 1250. Alternatively, when SFP+ mode is selected, the half-tab post-cursor signal is filtered in LPF 1250. One embodiment for LPF 1250 is described in conjunction with
In some embodiments, the LPF filter is programmable in order to program the filter to a cut-off frequency suitable for the data rate of the output serial data stream. In some embodiments for the programmable LPF, switches (e.g., MOS transistors) are used to add capacitance, in parallel, to a series resistance as necessary to tune the filter for a particular cutoff frequency.
As shown in
Table 1 below illustrates selecting capacitors, through control signals tcapsel<2:0>, for a specified cut-off frequency and a specified mode.
The circuits and methods of the present invention may be implemented on one or more integrated circuits.
Those of skill in the art would understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
Those of skill would further appreciate that the various illustrative logical blocks, modules, circuits, and algorithm steps described in connection with the embodiments disclosed herein may be implemented as electronic hardware, computer software, or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the present invention.
The various illustrative logical blocks, modules, and circuits described in connection with the embodiments disclosed herein may be implemented or performed with a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general-purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
The steps of a method or algorithm described in connection with the embodiments disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in RAM memory, flash memory, ROM memory, EPROM memory, EEPROM memory, registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art. An exemplary storage medium is coupled to the processor such the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC.
The previous description of the disclosed embodiments is provided to enable any person skilled in the art to make or use the present invention. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the invention. Thus, the present invention is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
3601543 | Maniere et al. | Aug 1971 | A |
4110558 | Kageyama et al. | Aug 1978 | A |
4314212 | Gradl | Feb 1982 | A |
4507629 | Frank | Mar 1985 | A |
4586010 | Linnenbrink | Apr 1986 | A |
4621242 | Theall et al. | Nov 1986 | A |
5124670 | Lawton | Jun 1992 | A |
5392348 | Park et al. | Feb 1995 | A |
5471162 | McEwan | Nov 1995 | A |
5519342 | McEwan | May 1996 | A |
5559474 | Matsumoto et al. | Sep 1996 | A |
5712583 | Frankeny | Jan 1998 | A |
5712882 | Miller | Jan 1998 | A |
5864250 | Deng | Jan 1999 | A |
6125157 | Donnelly et al. | Sep 2000 | A |
6167467 | Itoh | Dec 2000 | A |
6226332 | Agazzi et al. | May 2001 | B1 |
6242990 | Sokolov | Jun 2001 | B1 |
6285726 | Gaudet | Sep 2001 | B1 |
6317008 | Gabara | Nov 2001 | B1 |
6466098 | Pickering | Oct 2002 | B2 |
6535043 | Chen | Mar 2003 | B2 |
6570946 | Homol et al. | May 2003 | B1 |
6631144 | Johansen | Oct 2003 | B1 |
6650157 | Amick et al. | Nov 2003 | B2 |
6674824 | Chiueh et al. | Jan 2004 | B1 |
6693496 | Lebouleux | Feb 2004 | B1 |
6828864 | Maxim et al. | Dec 2004 | B2 |
6901126 | Gu | May 2005 | B1 |
6927611 | Rhee et al. | Aug 2005 | B2 |
6961546 | Rofougaran | Nov 2005 | B1 |
6967513 | Balboni | Nov 2005 | B1 |
6999543 | Trinh et al. | Feb 2006 | B1 |
7005885 | Feldman | Feb 2006 | B1 |
7054404 | Saeki | May 2006 | B2 |
7065666 | Janzen | Jun 2006 | B2 |
7078946 | van der Valk et al. | Jul 2006 | B2 |
7088534 | Sutardja | Aug 2006 | B2 |
7089444 | Asaduzzaman et al. | Aug 2006 | B1 |
7161443 | Chen | Jan 2007 | B2 |
7162002 | Chen et al. | Jan 2007 | B2 |
7177352 | Plasterer et al. | Feb 2007 | B1 |
7233170 | Becker et al. | Jun 2007 | B2 |
7317360 | Keaveney et al. | Jan 2008 | B2 |
7323916 | Sidiropoulos et al. | Jan 2008 | B1 |
7432750 | Sidiropoulos et al. | Oct 2008 | B1 |
7436229 | Sidiropoulos et al. | Oct 2008 | B2 |
7443215 | Sidiropoulos | Oct 2008 | B1 |
7532697 | Sidiropoulos et al. | May 2009 | B1 |
7679345 | Verma et al. | Mar 2010 | B1 |
7756197 | Ferguson et al. | Jul 2010 | B1 |
7835236 | Ishimoto | Nov 2010 | B2 |
8203362 | Wang et al. | Jun 2012 | B2 |
8259841 | Dally | Sep 2012 | B2 |
8325793 | Zhong | Dec 2012 | B2 |
20010043649 | Farjad-Rad | Nov 2001 | A1 |
20030081709 | Ngo | May 2003 | A1 |
20030086501 | Dreps et al. | May 2003 | A1 |
20030091139 | Cao | May 2003 | A1 |
20030161430 | Sou | Aug 2003 | A1 |
20030182481 | Schoenborn | Sep 2003 | A1 |
20040202266 | Gregorius et al. | Oct 2004 | A1 |
20050111843 | Takeuchi et al. | May 2005 | A1 |
20060023602 | Rauschmayers | Feb 2006 | A1 |
20070064923 | Schmukler et al. | Mar 2007 | A1 |
20080049850 | Sidiropoulos et al. | Feb 2008 | A1 |
20080260071 | Sidiropoulos et al. | Oct 2008 | A1 |
20080298530 | Buckwalter et al. | Dec 2008 | A1 |
20080317109 | Healey et al. | Dec 2008 | A1 |
20090074407 | Hornbuckle et al. | Mar 2009 | A1 |
20100158538 | Mazzini et al. | Jun 2010 | A1 |
20100164445 | Verma et al. | Jul 2010 | A1 |
20100177816 | Malipatil et al. | Jul 2010 | A1 |
20110099213 | Snelgrove | Apr 2011 | A1 |
20120013398 | Dabiri et al. | Jan 2012 | A1 |
20120170699 | Fischette et al. | Jul 2012 | A1 |
Entry |
---|
U.S. Appl. No. 10/176,495, filed Jun. 21, 2002, Sidiropoulos et al. |
U.S. Appl. No. 11/781,712, filed Jul. 23, 2007, Sidiropoulos, et al. |
U.S. Appl. No. 12/728,101, filed Mar. 19, 2010, Loinaz, Marc J. |
U.S. Appl. No. 12/728,113, filed Mar. 19, 2010, Loinaz et al. |
U.S. Appl. No. 12/728,129, filed Mar. 19, 2010, Liu et al. |
U.S. Appl. No. 12/185,750, filed Aug. 4, 2008, Stefanos Sidiropoulos. |
U.S. Appl. No. 12/828,125, filed Jun. 30, 2010, Cirit, Halil. |
Sidiropoulos et al., Adaptive Bandwidth DLLs and PLLs using Regulated Supply CMOS Buffers, 2000 Symposium on VLSI Circuits Digest of Technical Papers. |
Mansuri et al., A Low-Power Low-Jitter Adaptive-Bandwidth PLL and Clock Buffer, ISSCC 2003/Session 24/Clock Generation/Paper 24.5, ISSCC 2003/Feb. 12, 2003/Salon 8/ 3:45PM, 2003 IEEE International Solid-State Circuits Conference. |
Mansuri et al. Jitter Optimization Based on Phase-Locked Loop Design Parameters, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002. |
Maxim et al., A Low-Jitter 125-1250-MHz Process-Independent and Ripple-Poleless 0.18-μm CMOS PLL Based on a Sample-Reset Loop Filter, IEEE Journal of Solid-State Circuits, vol. 36, No. 11, Nov. 2001. |
Maneatis, Self-Biased High-Bandwidth Low-Jitter 1-to-4096 Multiplier Clock Generator PLL, IEEE Journal of Solid-State Circuits, vol. 38, No. 11, Nov. 2003. |
Sidiropoulos, A Semidigital Dual Delay-Locked Loop, IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997. |
U.S. Appl. No. 11/930,978, filed Oct. 31, 2007, Sidiropoulos et al. |