This disclosure relates to the field of apparatus facilitating connectivity between a host, e.g., a computer system, and a peripheral device, e.g., a memory device. More particularly, this disclosure relates to the field of flash memory cards capable of identifying the operating mode of an interface apparatus or host computer system's peripheral port to which the flash memory cards are coupled and of automatically configuring themselves to operate in the identified operating mode.
The continual penetration of computer systems into additional markets has been fueled by the emphasis on cost effective user-friendly adaptations for the computer system and on minimizing the amount of resources the user expends configuring the computer system rather than productively utilizing the computer system. Concomitant with the explosion in the popularity of computer systems has seen the proliferation of available externally attachable/detachable peripheral devices for use with the computer system to meet the application demands of the user. One such peripheral is the flash memory card.
A flash memory card is a nonvolatile memory device with a compact housing that does not require a power source in order to retain its memory contents. A typical flash memory card stores charge on a floating gate to represent a first logic state of the binary state system, while the lack of stored charge represents a second logic state of the binary state system. Additionally, the typical flash memory card is capable of performing a write operation, a read operation, and an erase operation.
Flash memory cards can provide “plug and play” capability, low power consumption, portability, and high density storage. Flash memory cards are well suited for digital applications such as digital camera storage, digital audio applications, and wherever rewritable, digital data storage in a portable housing is needed.
The input/output terminal of the flash memory card is configured to observe one of the prevailing industry standards. This standard requires the input/output terminal to be a fifty pin connector. The flash memory card with its fifty pin connector is designed to fit within either a fifty pin flash socket or, with the addition of a passive adapter, a sixty-eight pin PCMCIA socket. However, most host computer systems do not have either the fifty pin flash socket or the sixty-eight pin PCMCIA socket. If a user wishes to utilize the flash memory card with the host computer system, the user must purchase an expensive PCMCIA socket to connect with the host computer system.
Another deficiency in the current flash memory card market is the inability of the flash memory card to be conveniently configured for operating in the universal serial bus (USB) mode, the PCMCIA mode, the ATA IDE mode, or any other protocol for coupling peripheral devices to host computer systems and accessing the peripheral devices. There is a need for a flash memory card that automatically detects and configures itself to the operating mode being utilized by the interface apparatus or host computer system's peripheral port to which the flash memory card is coupled.
Applicant previously proposed a flash memory card and interfacing system to address the current unavailability of automatically configurable flash memory cards. That flash memory card and interfacing system is disclosed in U.S. patent application Ser. No. 09/034,173, filed Mar. 2, 1998, entitled “Improved Compact Flash Memory Card and Interface.” That application is incorporated herein by reference.
Applicant's previous flash memory card and interfacing system is shown in
In operation, one end of flash memory card interface device 100 is coupled to a host computer system (not shown) via the plug 50 and the other end of the flash memory card interface device 100 is coupled to the flash memory card 90 via the card receiver housing 130, a fifty pin connection.
Applicant's previous flash memory card 90 detected the operating mode of the interface device 100 to which the previous flash memory card was coupled and configured itself to the appropriate operating mode by using an internal controller and a sensing means coupled to the internal controller.
The operating mode detection sequence begins with the previous flash memory card 90 being coupled to the flash memory card interface device 100, which is coupled to the host computer system, then proceeding to the BLOCK 200 routine of powering up the previous flash memory card 90. After the power up sequence in BLOCK 200, the signal at the HOE_pin terminal of the previous flash memory card 90 is sensed in BLOCK 210. If the signal at the HOE_pin terminal is a logic HIGH, then proceeding to BLOCK 220 the internal controller configures the previous flash memory card 90 into the PCMCIA mode. However, if the signal at the HOE_pin terminal is logic LOW, then proceeding to BLOCK 230 the signal at the HOSTRESET_pin terminal is sensed. If the signal at the HOSTRESET_pin terminal is logic LOW, then the operating mode detection sequence returns to BLOCK 230 and senses the signal at the HOSTRESET_pin terminal again. If the signal at the HOSTRESET_pin terminal remains logic LOW, then the operating mode detection sequence continues to loop back to BLOCK 230 until the HOSTRESET_pin terminal switches to logic HIGH. If the signal at the HOSTRESET_pin terminal is logic HIGH, then proceeding to BLOCK 240 the signals at pin terminals IOW_, IOR_, HCE1_, and HCE2_are sensed. If all of these signals are logic LOW, then proceeding to BLOCK 250 the internal controller configures the previous flash memory card 90 into the universal serial bus mode. If any of these signals are logic HIGH, then proceeding to BLOCK 260 the internal controller configures the previous flash memory card 90 into the ATA IDE mode.
Unfortunately, since the previous flash memory card 90 relies solely on sensing particular signals at particular pin terminals, the previous flash memory card 90 is limited as to the number of different operating modes it is capable of detecting. In addition, reliance on sensing a few pin terminals is susceptible to detecting an incorrect operating mode because a single missensed signal could cause the previous flash memory card 90 to be configured to the incorrect operating mode.
What is needed is a flash memory card capable of detecting a large number of different operating modes. What is further needed is a flash memory card capable of accurately and automatically detecting the operating mode of the interface device or host computer system's peripheral port to which the flash memory card is coupled and of configuring itself to the detected operating mode. What is further needed is an interfacing system which simplifies both the attachment to host computer systems and configuration of flash memory cards from the end-user perspective.
The present disclosure includes a flash memory card interfacing system for connecting in a selected operating mode a flash memory card to a host computer system. The flash memory card interfacing system represents a low cost user friendly adaptation for coupling and configuring flash memory cards as peripheral devices to host computer systems while simplifying the end user's involvement in this coupling and configuration process. In addition to simplifying the connection of flash memory cards to host computer systems, the flash memory card interfacing system's features include: significantly expanded operating mode detection capability within the flash memory card and marked reduction in the incorrect detection of operating modes. The flash memory card interfacing system has an interface device and a flash memory card. The flash memory card has a fifty pin connecting terminal for coupling to the computer system through the interface device. In addition, the flash memory card comprises: a flash memory module, a controller, an encoding circuitry, and a sensing circuitry.
The flash memory card is functionally ready to conduct data storage operations for the host computer system within a short period of being coupled to the computer system through the interface device. Attaining this quick operational readiness is achieved by having the flash memory card execute, immediately after initial communication with the interface device, a sequential procedure for identifying the selected operating mode of the interface device. After identifying the selected operating mode, the flash memory card automatically configures itself to the selected operating mode without receiving configuration data from an external source. Interface devices employing operating modes such as the universal serial bus mode, the PCMCIA mode, and the ATA IDE mode can functionally operate with the flash memory card. In addition, interface devices utilizing other protocols for attaching and accessing peripheral devices can also functionally operate with the flash memory card without much difficulty.
The expanded operating mode detection capability of the flash memory card, once coupled in a selected operating mode to the host computer system through the interface device, is accomplished by dedicating a plurality of signals originating from the host computer system to an encoding procedure formulated to identify an increased number of operating modes. By encoding the plurality of signals with a predetermined code and then sensing the applied predetermined code, the flash memory card can identify the selected operating mode by observing changes between the predetermined code applied to the plurality of signals and the code actually sensed from the plurality of signals. Since each operating mode is assigned a unique code, discrepancy between the predetermined code and the sensed code indicates the selected operating mode differs from the operating mode assigned to the predetermined code applied to the plurality of signals. The flash memory card applies a different predetermined code until the selected operating code is identified.
The flash memory card interfacing system of the present disclosure simplifies from the end user's perspective the process of coupling and configuring in a selected operating mode a flash memory card to a host computer system as a peripheral device. This process of coupling and configuring the flash memory card is reduced to steps easily understandable to both the novice end user and the technically proficient end user. Initially, a first end of an interface device is coupled to the host computer system, while the flash memory card is coupled to a second end of the interface device. The flash memory card is then powered by the host computer system or a different power source. Finally, the flash memory card automatically detects the selected operating mode of the interface device and configures itself to function in the selected operating mode. The identification of the selected operating mode involves sequentially processing signals originating from the host computer system until the selected operating mode is identified. From the end user's perspective, the configuration of the flash memory card proceeds without the end user sending configuration instructions to the flash memory card or manipulating computer hardware settings.
A schematic block diagram of an embodiment of the disclosure coupled to a host computer system is illustrated in
For one embodiment, the interface device 310 includes a first end 314 and a second end 315. The first end 314 is configured for coupling to the host computer system 330. The second end 315 is configured for coupling to the flash memory card 320. In addition, for more efficient communication between the flash memory card 320 and the host computer system 330, the second end 315 is configured to support a fifty pin connection. The first end 314 and the second end 315 support communication in a selected operating mode which is also supported by the host computer system's peripheral port 335. Each selected operating mode is associated with a unique protocol for coupling and accessing peripheral devices. The interface device 310 can be implemented in a variety of protocols that are known to those skilled in the art. The protocols: universal serial bus, PCMCIA, and ATA IDE, are only a few examples of the available protocols for attaching and accessing peripheral devices to the host computer system 330. To maximize the low cost user-friendliness feature of the flash memory card interfacing system 300, the interface device 310 of one embodiment employs the universal serial bus protocol. The universal serial bus protocol provides a fast bi-directional isochronous transfer of data between external peripheral devices and the host computer system 330 at very low cost.
In practice, the interface device 310 of one embodiment couples to the host computer system 330 via the first end 314, while the second end 315 is coupled to the flash memory card 320. Eliminating and/or combining certain elements shown in the interface device 310 would be apparent to a person skilled in the art and would not depart from the scope of the present disclosure.
The flash memory card of one embodiment includes a flash memory module 326, a controller 327, an encoding circuitry 328, and a sensing circuitry 329. The flash memory module 326 is capable of executing a write operation, a read operation, and an erase operation. The controller 327 is electrically coupled to the flash memory module 326. In addition, the controller 327 configures the flash memory card 320 to the selected operating mode of the interface device 310. The encoding circuitry 328 and the sensing circuitry 329 are electrically coupled to the controller 327. Both the encoding circuitry 328 and the sensing circuitry 329 perform the task of identifying the selected operating mode of the interface device 310. This identification circuitry can be physically formed on the flash memory card 320 or in an adapter module coupled between the flash memory card 320 and the second end 315 of the interface device 310.
The flash memory card 320 of one embodiment includes a fifty pin connector end 325 as illustrated in
These specifically named operating modes are merely exemplary. The flash memory card 320 can be configured to automatically detect and operate in additional operating modes.
To facilitate the detection of the selected operating mode, the controller 327 of one embodiment configures the flash memory card 320 into a preliminary operating mode before proceeding to the encoding sequence of BLOCK 430. For one embodiment, the preliminary operating mode is the ATA IDE mode. Configuring the flash memory card 320 into the preliminary operating mode assists the encoding process, but does not affect the operating mode detection procedure.
The predetermined code that uniquely identifies an operating mode is chosen such that to minimize the detection of an incorrect operating mode. Each predetermined code is different from every other predetermined code. The length of the predetermined code may correspond to the number of signals that are scheduled for encoding. The controller 327 of the flash memory card 320 may be programmed with the finite set of predetermined codes. Alternatively, the finite set of predetermined codes can be programmed in an adapter module coupled between the flash memory card 320 and the second end 315 of the interface device 310.
Although the example embodiment employs signals at pin terminals labeled HA3, HA4, HA5, HA6, HA7, HA8, HA9, and HA10 of the ATA IDE operating mode for encoding purposes, employing different signals at different pin terminals of a variety of other operating modes would not depart from the spirit and scope of the present disclosure. Additionally, reducing or enlarging the number of signals utilized for detecting the operating mode would not depart from the spirit and scope of the present disclosure.
Embodiments of the present disclosure have been described in terms of specific embodiments incorporating details to facilitate the understanding of the principles of their construction and operation. Such reference herein to specific embodiments and details thereof is not intended to limit the scope of the claims appended hereto. It will be apparent to those skilled in the art that modifications may be made in the embodiments chosen for illustration, and this application is intended to cover any adaptations or variations of the disclosure.
Specifically, it will be apparent to one of ordinary skill in the art that the device of the present disclosure could be implemented in several different ways and the apparatus disclosed above is only illustrative of an embodiment of the disclosure and is in no way a limitation. For instance, the flash memory card interfacing system could be implemented with a variety of peripheral devices other than the flash memory card.
This Patent Application is a continuation of U.S. patent application Ser. No. 12/782,232, filed May 18, 2010, now U.S. Pat. No. 8,073,986 entitled “MEMORY DEVICES CONFIGURED TO IDENTIFY AN OPERATING MODE,” (allowed), which is a continuation of U.S. patent application Ser. No. 12/199,269, filed Aug. 27, 2008, entitled “METHODS AND APPARATUS FOR IDENTIFYING OPERATING MODES FOR PERIPHERAL DEVICES,” now issued as U.S. Pat. No. 7,721,017, which is a continuation of U.S. patent application Ser. No. 11/292,496, filed Dec. 1, 2005, entitled “Flash Memory Card With Enhanced Operating Mode Detection and User-Friendly Interfacing System,” now issued as U.S. Pat. No. 7,421,523, which is a continuation of U.S. patent application Ser. No. 09/940,972, filed Aug. 28, 2001, entitled “Flash Memory Card With Enhanced Operating Mode Detection and User-Friendly Interfacing System,” now issued as U.S. Pat. No. 6,721,819, which is a divisional of U.S. patent application Ser. No. 09/234,430, filed Jan. 20, 1999, entitled “System For Configuring a Flash Memory Card With Enhanced Operating Mode Detection and User-Friendly Interfacing System,” now issued as U.S. Pat. No. 6,385,667, which is a continuation-in-part of U.S. patent application Ser. No. 09/034,173, filed Mar. 2, 1998, entitled “Improved Compact Flash Memory Card and Interface,” now issued as U.S. Pat. No. 6,182,162, all of which are incorporated by reference herein in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4701841 | Goodrich et al. | Oct 1987 | A |
5329491 | Brown et al. | Jul 1994 | A |
5361005 | Slattery et al. | Nov 1994 | A |
5430859 | Norman et al. | Jul 1995 | A |
5495422 | Olson | Feb 1996 | A |
5524362 | Quandt et al. | Jun 1996 | A |
5535368 | Ho et al. | Jul 1996 | A |
5579502 | Konishi et al. | Nov 1996 | A |
5594874 | Narayanan et al. | Jan 1997 | A |
5604880 | Dipert | Feb 1997 | A |
5630170 | Koizumi et al. | May 1997 | A |
5678056 | Nakamura | Oct 1997 | A |
5715423 | Levy | Feb 1998 | A |
5754890 | Holmdahl et al. | May 1998 | A |
5815426 | Jigour et al. | Sep 1998 | A |
5818350 | Estakhri et al. | Oct 1998 | A |
5818781 | Estakhri et al. | Oct 1998 | A |
5822245 | Gupta et al. | Oct 1998 | A |
5877975 | Jigour et al. | Mar 1999 | A |
5881252 | Sahgal et al. | Mar 1999 | A |
5889959 | Whittaker et al. | Mar 1999 | A |
5905993 | Shinohara | May 1999 | A |
5907856 | Estakhri et al. | May 1999 | A |
5909596 | Mizuta | Jun 1999 | A |
5920197 | Price et al. | Jul 1999 | A |
5920731 | Pletl et al. | Jul 1999 | A |
5922055 | Shahar et al. | Jul 1999 | A |
5928347 | Jones | Jul 1999 | A |
5928370 | Asnaashari | Jul 1999 | A |
5933026 | Lersen et al. | Aug 1999 | A |
5946714 | Miyauchi | Aug 1999 | A |
6012103 | Sartore et al. | Jan 2000 | A |
6018265 | Keshtbod | Jan 2000 | A |
6026293 | Osborn | Feb 2000 | A |
6038400 | Bell et al. | Mar 2000 | A |
6041001 | Estakhri | Mar 2000 | A |
6044428 | Rayabhari | Mar 2000 | A |
6062480 | Evoy | May 2000 | A |
6073205 | Thomson | Jun 2000 | A |
6084483 | Keshtbod | Jul 2000 | A |
6088755 | Kobayashi et al. | Jul 2000 | A |
6125409 | Le Roux | Sep 2000 | A |
6137710 | Iwasaki et al. | Oct 2000 | A |
6138180 | Zegelin | Oct 2000 | A |
6145037 | Skakiara | Nov 2000 | A |
6145046 | Jones | Nov 2000 | A |
6148354 | Ban et al. | Nov 2000 | A |
6154788 | Robinson et al. | Nov 2000 | A |
6157559 | Yoo | Dec 2000 | A |
6157974 | Gasparik | Dec 2000 | A |
6172906 | Estakhri et al. | Jan 2001 | B1 |
6173314 | Kurashima et al. | Jan 2001 | B1 |
6175770 | Bladow | Jan 2001 | B1 |
6182162 | Estakhri et al. | Jan 2001 | B1 |
6199122 | Kobayashi | Mar 2001 | B1 |
6266720 | Kakinoki | Jul 2001 | B1 |
6314480 | Nemazie et al. | Nov 2001 | B1 |
6339831 | Sugawara et al. | Jan 2002 | B1 |
6385667 | Estakhri et al. | May 2002 | B1 |
6385677 | Yao | May 2002 | B1 |
6404246 | Estakhri et al. | Jun 2002 | B1 |
6418501 | Gama et al. | Jul 2002 | B1 |
6434648 | Assour et al. | Aug 2002 | B1 |
6434660 | Lambert et al. | Aug 2002 | B1 |
6438638 | Jones et al. | Aug 2002 | B1 |
6442625 | Robinson et al. | Aug 2002 | B1 |
6446177 | Tanaka et al. | Sep 2002 | B1 |
6457071 | Thorland et al. | Sep 2002 | B1 |
6460094 | Hanson et al. | Oct 2002 | B1 |
6484216 | Zegelin | Nov 2002 | B1 |
6546482 | Magro et al. | Apr 2003 | B1 |
6567875 | Williams et al. | May 2003 | B1 |
6625790 | Casebolt et al. | Sep 2003 | B1 |
6628552 | Larsen et al. | Sep 2003 | B1 |
6633933 | Smith et al. | Oct 2003 | B1 |
6658497 | Kawasaki et al. | Dec 2003 | B1 |
6658516 | Yao | Dec 2003 | B2 |
6687814 | Duppong | Feb 2004 | B1 |
6697886 | Muraki et al. | Feb 2004 | B1 |
20020147882 | Pua et al. | Oct 2002 | A1 |
Number | Date | Country |
---|---|---|
63-155248 | Jun 1988 | JP |
64-076316 | Mar 1989 | JP |
09-016732 | Jan 1997 | JP |
Number | Date | Country | |
---|---|---|---|
20120079137 A1 | Mar 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09234430 | Jan 1999 | US |
Child | 09940972 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12782232 | May 2010 | US |
Child | 13311150 | US | |
Parent | 12199269 | Aug 2008 | US |
Child | 12782232 | US | |
Parent | 11292496 | Dec 2005 | US |
Child | 12199269 | US | |
Parent | 09940972 | Aug 2001 | US |
Child | 11292496 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09034173 | Mar 1998 | US |
Child | 09234430 | US |