Leibowitz, L-M, "Digital Correlator Speed Improvement by Multiplexing", Naval Research Lab, Wash. D.C., Sep. 30, 1983, 44 pages. |
Kung, Hwand, "A Unified Systolic Architecture for Artificial Neural Networks", Journal of Parallel and Distributed Computing 6, (1989), pp. 358-387. |
LSI Logic-product information brochure (3 pages) "L64240 Multi-bit Filter (MFIR)", Sep. 1989. |
LSI Logic-product information brochure (2 pages) "L64210/L64211 variable-Length Video Shift Registers"; Oct. 1989. |
Plessey Semiconductors-product information brochure (4 pages) "PDSP16488 Single Chip 2D Convolver With Integral Line Delays"; Sep. 1988. |
INMOS-product information brochure (4 pages) "Image and Signal Processing Sub-System"; Jun. 1988. |
Provence et al., "Systolic Arrays for Viterbi Processing in Communication Systems With a Time-Dispersive Channel"; IEEE Transactions on Communications, vol. 36, No. 10, Oct. 1988; pp. 1148-1156. |
Kim et al., "On the Design of Fault-Tolerant Two-Dimensional Systolic Arrays for Yield Enhancement"; IEEE Transactions on Computers, vol. 38, No. 4, Apr. 1989, p. 516, left-hand column, Para. 5-right-hand column, Para. 1, FIGS. 1-3. |
Kung & Hwang, "Parallel Architectures for Artificial Neural Nets" pp. II-165 thru II-172. |
Hwang, Kung, et al., "A Universal Digital VLSI Design for Neural Networks", Dept. Electrical Engr., Princeton, pp. 1-8. |