Claims
- 1. An equalizer for processing a digital signal representing binary words in twos-complement format, the equalizer comprising:
a digital decision circuit that produces an output signal and an error signal; a decision feedback equalizer (DFE) having an adjustable set of coefficients; means for applying the output signal to the DFE; means for adjusting the coefficients of the DFE responsive to the error signal to reduce the error signal; means for generating a DC offset signal dependent on the coefficients; means for combining the output of the decision feedback filter with the offset signal to form a feedback signal; and means for applying to the decision circuit the digital signal modified by the feedback signal.
- 2. The equalizer of claim 1, in which the generating means sums the coefficients and adds a constant to form the offset signal.
- 3. The equalizer of claim 2, in which the digital signal has unsymmetrical values and the constant is selected so the output signal has symmetrical values.
- 4. The equalizer of claim 3, in which the digital signal represents data having h digital values spaced 2/h apart and the offset signal has a value of +1/h.
- 5. The equalizer of claim 4, in which h=16 and the digital signal represents QAM data having digital values that follow a sequence −16/16 . . . +14/16 and the offset signal has a digital value of +1/16.
- 6. The equalizer of claim 3, in which the digital signal includes a pilot tone and represents data having h digital values spaced 2/h apart and the offset signal has the value of the pilot tone plus +1/h, where h is the number of digital values.
- 7. The equalizer of claim 6, in which h=8 and the digital signal represents VSB data having digital values that follow a sequence −8/8, . . . +6/8 and the offset signal has the value of the pilot tone plus a digital value of +1/8.
- 8. The equalizer of claim 6, additionally comprising means for subtracting the pilot tone from the digital signal modified by the feedback signal prior to application to the decision circuit.
- 9. The equalizer of claim 8, additionally comprising a feedforward filter (FFF) that produces the digital signal, the FFF having an adjustable set of coefficients and means for adjusting the coefficients of the FFF responsive to the error signal.
- 10. The equalizer of claim 4, additionally comprising a feedforward filter (FFF) that produces the digital signal, the FFF having an adjustable set of coefficients and means for adjusting the coefficients of the FFF responsive to the error signal.
- 11. The equalizer of claim 1, additionally comprising a feedforward filter (FFF) that produces the digital signal, the FFF having an adjustable set of coefficients and means for adjusting the coefficients of the FFF responsive to the error signal.
- 12. A method for improving the quality of a digital signal in twos-complement format, the method comprising the steps of:
applying the digital signal to a digital decision circuit that produces an output signal and an error signal; applying the output signal to a decision feedback equalizer (DFE); adjusting coefficients of the DFE responsive to the error signal to reduce the error signal; forming a feedback signal by combining the output of the DFE with a DC offset signal; and applying the feedback signal to the decision circuit to have a subtractive effect on the digital signal.
- 13. A method for improving the quality of a digital signal in twos-complement format, the method comprising the steps of:
applying the digital signal to a feed forward filter (FFF) to produce a partially compensated signal; applying the partially compensated signal to a digital decision circuit that produces an output signal and an error signal; applying the output signal to a decision feedback equalizer (DFE); adjusting coefficients of the DFE responsive to the error signal to reduce the error signal; adjusting coefficients of the FFF responsive to the error signal; forming a feedback signal by combining the output of the DFE with a DC offset signal; and applying to the decision circuit the partially compensated signal modified by the feedback signal.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/794,724, filed Feb. 27, 2001, which is continuation of application Ser. No. 09/433,731, filed Nov. 3, 1999 (now U.S. Pat. No. 6,226,323), which claimed the benefit of the priority date of U.S. Provisional Application Serial Nos. 60/106,921, filed Nov. 3, 1998, 60/106,922, filed Nov. 3, 1998, 60/106,923, filed Nov. 3, 1998, 60/106,938, filed Nov. 3, 1998, 60/107,103, filed Nov. 4, 1998 and 60/107,037, filed Nov. 3, 1998, the entire disclosures of which are expressly incorporated herein by reference.
Provisional Applications (6)
|
Number |
Date |
Country |
|
60106921 |
Nov 1998 |
US |
|
60106922 |
Nov 1998 |
US |
|
60106923 |
Nov 1998 |
US |
|
60106938 |
Nov 1998 |
US |
|
60107103 |
Nov 1998 |
US |
|
60107037 |
Nov 1998 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09794724 |
Feb 2001 |
US |
Child |
10184384 |
Jun 2002 |
US |
Parent |
09433731 |
Nov 1999 |
US |
Child |
09794724 |
Feb 2001 |
US |