The invention relates generally to telecommunication systems and more particularly to development of such systems to allow use of different communication formats.
The most common communication format for telecommunication systems is time division multiplexing (TDM) which is a continuous bit rate service concatenated as multiples of 64 kb/s channels. The TDM technique is particularly effective for voice communication because it is connection-oriented, i.e. a connection link is established initially and is maintained throughout a communication session. Also, the speed and reliability are sufficient for voice.
However, TDM is not particularly effective for data traffic because it is inflexible and does not accommodate the “bursty” nature of data very well. It was for this reason that packet-based techniques have been developed for data communication. For example, the Internet Protocol (IP) technique is used for much Internet service provider (ISP) and local area network (LAN) communication. This technique uses variable-length packets, each of which is independently routed. This means that the technique is not connection-oriented and the bandwidth for a call is not guaranteed for the duration of the call. The general view is that voice subscribers would not tolerate the ensuing unpredictability of call quality. Also, the equipment required for processing to achieve the required speed for voice is quite complex. Therefore, while the IP technique is an approach which may be used to some extent in the future for both voice and data telecommunication networks, problems need to be overcome.
Another packet-based technique is the asynchronous transfer mode (ATM) technique. This has the advantages that it is packet-based and so can handle bursty data traffic well, and is also connection-oriented. In this technique, data is transmitted in fixed-length packets which are typically 53 Bytes in length, having a 48 Byte payload and a 5 Byte header. The header comprises a virtual path identifier (VPI) and a virtual channel identifier (VCI). According to the ATM standard, the cell transfer technique is common to all services and therefore a single ATM stream of cells can include a wide range of different services. Because the cells have a fixed length, timing and control is more predictable. On the other hand, packets in the IP technique are often much longer than ATM cells.
Packet-based techniques are radically different from the TDM technique and therefore it is not practical for a telecommunication operator to change over in a short period of time. In order to introduce packet-based techniques such as ATM, adaptation processes have been developed which are service-specific as different reconstruction techniques are involved. This has led to a large degree of complexity and expense.
It is also known to provide a hybrid system in which TDM and ATM signals are combined in a frame for communication over a link. Such an arrangement is described in PCT Patent Specification No. WO 97/18649 (DSC Communications Corp.). While this arrangement is suitable for specific application areas such as provision of services to a home, it does not appear to be efficient enough for telecommunication networks. This is particularly the case if a number of different services are involved.
European Patent Specification No. EP614324 (Nippon) describes a system for separate TDM/ATM and ATM/TDM conversion. However, this system appears to be quite complex and to be difficult to scale up for increased transaction volume capacity.
The invention is therefore directed towards providing a telecommunication system to allow simpler growth in packet-based technologies in a telecommunication network.
In this specification, the term “packet” is intended to mean both variable-length packets and fixed-length packets (cells). Also, in the remainder of the specification, the term “data” is intended to cover all services, including voice.
According to the invention, there is provided a telecommunication system comprising:—
By providing bi-directional conversion, the invention allows conversion of telecommunication systems to technologies such as ATM in a gradual manner. Of course, it also allows interfacing of packet-based systems with TDM systems.
In one embodiment, the format converter comprises a TDM bus connected to the TDM interface, a packet bus connected to the packet communication interface, and a conversion means connected between the two buses. Use of buses in this manner allows a great deal of flexibility in configuration of the conversion means, both in relation to services and hardware and software functionality.
Preferably, the conversion means comprises at least one service-specific adaptation module. Such modules operate efficiently for their particular service, and this arrangement also allows modularity on a service basis.
In one embodiment, the system further comprises a system controller comprising means for controlling operation of circuits in the system. This allows centralised general control. Preferably, the system controller is connected to the packet bus. This allows utilisation of the packet bus for control signals, thus allowing very effective distribution of control signals in a simple manner.
In one embodiment, the system controller comprises means for transmitting and receiving system control signals via the packet bus to the packet communication interface and the format converter, and means for transmitting and receiving system control signals to the TDM interface via a separate TDM control signal link. Thus, conventional-format control signals are used for the TDM circuits.
In one embodiment, the control signals comprise cells such as ATM cells.
Preferably, the system packet communication interface and the format converter comprise means for adding an additional header to each cell to direct routing of the cells within the system. This is a simple and effective way of efficiency distributing cells within the system. For example, the additional header may correlate a virtual circuit with an adaptation module.
In one embodiment, each adaptation module comprises a cell processor connected to an adaptation circuit. By using a cell processor, there is flexibility in the range of cell-processing operations which may be performed.
In another embodiment, each adaptation module further comprises a control processor, and the cell processor comprises means for routing control signal cells to the control processor. By separating control and cell processing, the configuration is simple and easily controlled.
The cell processor routing means may comprise a segmentation and reassembly interface connected to a separate segmentation and reassembly circuit, which is in turn connected to the control processor.
Ideally, the cell processor comprises means for stripping additional headers from cells as they are routed to the segmentation and reassembly circuit.
In one embodiment, the cell processor comprises means for maintaining a plurality of output queues for routing of cells to the TDM bus, the queues being maintained on a priority scheme according to VPI/VCI headers. This allows excellent flexibility in traffic management.
Preferably, each cell processor comprises a mapping function for addition of the additional headers.
Ideally, the cell processor comprises a dedicated ASIC. This allows very efficient cell processing, and also modular construction of the system at a lower level than the system interface and adaptation functions. For example, the system packet communication interface may comprise a cell processor and a bus interface, and the cell processor of the
interface may comprise a similar configuration to the cell processor of each adaptation module.
In one embodiment, the system packet communication interface further comprises a control processor, and the cell processor comprises means for routing control signal cells to the control processor.
According to another aspect, the invention provides a telecommunication system comprising:—
In one embodiment, the system controller is connected to the ATM bus and comprises means for communicating with the ATM interface and each adaptation module using cells.
In one embodiment, each adaptation module and the ATM interface comprise means for routing control signal cells with additional headers for internal routing.
The invention will be more clearly understood from the following description of some embodiments thereof, given by way of example only with reference to the accompanying drawings, in which:—
a) and 1(b) are overview schematic representations of a telecommunication system of the invention;
Referring to the drawings, there is illustrated a telecommunication system 1. The purpose of the system 1 is to provide bi-directional conversion between TDM signals on one side and packet-based signals on the other. In this embodiment, the packet-based signals are ATM signals. Conversion is provided in a comprehensive manner whereby a wide variety of different services may be incorporated in the incoming ATM or TDM signals.
a) and 1(b) show overviews of the system 1. Referring initially to
a) illustrates an important aspect of the invention which is the fact that the TDM and ATM interfaces each communicate their relevant signals within the system via a bus. This allows flexibility in configuration of the format converter as any desired number and type of format conversion units may be connected between the TDM and ATM buses. These units may be service-specific. Therefore an important aspect of the invention is that the format conversion flexibility applies to allocation of services and also to allocation of circuits within the system for service and hardware utilisation flexibility.
In more detail, and referring to
The format converter is indicated by the numeral 3 and comprises a TDM bus 4, adaptation modules 5 to 8, and an ATM bus 9. Thus the format conversion units are service-specific adaptation modules, namely voice 5, frame relay 6, circuit emulation 7, and native ATM 8 adaptation modules. Each adaptation module is programmed to extract the relevant incoming TDM or ATM signal for its service, to convert the signal, and to route the converted signal onto the opposite bus for output at the relevant interface. In this embodiment, one module per service is used, however, the flexibility allowed by the architecture allows multiple modules per service
The ATM interface comprises an ATM aggregate 10 operating at 155 Mb/s.
The manner in which the adaptation modules extract the relevant signals is according to control signals from a system controller 11. The controller 11 directs control signals via the ATM bus 9 for the ATM aggregate 10 and for the adaptation modules. The communication protocol is ATM, with specific internal headers. This has been found to be a particularly convenient form of communication. The controller 11 communicates with the TDM interfaces via a separate dedicated link 12 because the latter does not have access to ATM signals.
Referring now to
As illustrated in
In operation, when a cell is received at the ATM aggregate 10, the VPI/VCI is used by the mapping function 44 in the cell processor 41 to determine the relevant circuit. The mapping function 44 adds an additional 4 Byte header accordingly. This header allows the relevant adaptation module ATM bus interface 25 to extract the cell and pass it to the routing function 21 of the associated cell processor 20. Where there are a number of adaptation modules for each service the additional header specifies the particular ATM bus interface 25 by correlation of the virtual circuit with a physical circuit. This is important for internal traffic management.
The system controller 11 also transmits cells, namely control signal cells to the ATM bus 9. Again, an additional header is used for routing. The routing function reads the additional header 21 to determine whether each cell is part of a control signal or is a traffic cell. If part of a control signal, it strips off the additional header and writes the remainder (in conventional 53 Byte format) to an output control signal queue (CSQ). Thus, the SAR 28 only handles conventional-format cells, which it converts to messages recognised by the control processor 29. The control processor 29 acts upon these signals to transmit bus control signals to the various parts of the adaptation module. For example, it may set the manner in which the TDM bus interface 27 extracts TDM signals from the TDM bus 4. The control processor 29 transmits responses such as set-up verification signals, failure condition information etc. to the system controller 11 via the SAR 28 and the mapping function 22. This allows the system controller to monitor status of the system 1.
If a received cell is part of the system traffic, the additional 4-Byte header is again stripped off, but the remaining cell is placed in a relevant traffic queue (TQ). The particular queue is chosen according to the VPI/VCI and the additional header to take account of criteria such as service priority. The cells are converted by the adaptation circuit 26, which is pre-configured for and specific to the particular service. The TDM bus interface 4 in turn places the TDM signals on the TDM bus 4.
In the other direction, the manner in which TDM signals are extracted is controlled by the control processor 29 according to control signals from the system controller 11. Examples of extraction conditions are timeslots to be extracted or whether echo cancellation is required.
These signals are converted by the adaptation circuit 26, which outputs ATM cells to the mapping function 22. This function has a look-up table which inserts the additional header for system use. They may specify, for example, a particular ATM aggregate 10 if there are several of them.
The output cell is then directed to the ATM bus interface 25 and then onto the ATM bus 9. It will be noted that the incoming cells from the TDM side do not include control signal cells—all being traffic cells. The cells are retrieved by the ATM bus interface 40 of the ATM aggregate 10, which in turn directs them to the routing function 45. As control signal cells are also received in this manner, the routing function 45 maintains both traffic queues TQ and control signal queues CSQ.
The cell processors 20 and 41 each comprise an ASIC 50, illustrated in
In the other direction, cells are received by the backplane interface 54 and passed for queue control to a queueing circuit 55. This uses a cell RAM controller 56 to store queued cells externally, and an SRAM controller 57 to store queue configuration data. The queues are maintained for the line interface 51, and for a SAR interface 58. Thus, the queueing circuit 55 together with the cell RAM controller 56 and the SRAM controller implement the routing function. As will be appreciated from
A processor interface 59 with a configuration and status circuit 60 allow processor access to, for example, configure the SRAM initially for such things as queue control. However, most on-going control is performed using ATM cells via the SAR interface 58.
The processor interface 59 may also receive and transmit cells to/from any of the local or remote cell interfaces in the system, and has the additional ability to insert a CRC-10 check sum on cells it transmits and to verify a CRC-10 check sum on cells it receives. This is useful for generating OAM cells and for verifying the validity of OAM cells. The processor interface 59 is also used for gathering statistical information on the number of ATM cells in the system.
It will be appreciated that the invention provides for relatively simple migration of telecommunication networks to ATM transmission. The system has a large degree of flexibility provided by the array of different adaptation modules. This allows multiple services to interwork over high speed transmission paths between two network types by converting each service in an appropriate adaptation function.
The invention is not limited to the embodiments hereinbefore described, but may be varied in construction and detail within the scope of the claims. For example, while the embodiment illustrated has an ATM interface, this may instead be for any packet-based communication technique such as I.P. In this case the bus connected to this interface handles packets. However, it is still preferred that fixed length packets (cells) are used for internal control and data rather than variable-length packets. This is because such packets generally allow more predictable timing of internal signal routing. The packet communication interface would perform conversion between the external variable-length and the internal fixed-length packet environments. For example, a segmentation and reassembly device may be used.
Number | Date | Country | Kind |
---|---|---|---|
970885 | Dec 1997 | IE | national |
S980709 | Aug 1998 | IE | national |
This is a Continuation of application Ser. No. 09/581,476 filed Jun. 14, 2000 now abandoned, which in turn is a Nationalization of PCT/IE98/00103 filed Dec. 15, 1998.
Number | Name | Date | Kind |
---|---|---|---|
4535448 | Baxter et al. | Aug 1985 | A |
4723238 | Isreal et al. | Feb 1988 | A |
4817086 | Oye et al. | Mar 1989 | A |
5062108 | Bales et al. | Oct 1991 | A |
5093827 | Franklin et al. | Mar 1992 | A |
5305308 | English et al. | Apr 1994 | A |
5359600 | Ueda et al. | Oct 1994 | A |
5412655 | Yamada et al. | May 1995 | A |
5414707 | Johnston et al. | May 1995 | A |
5546392 | Boal et al. | Aug 1996 | A |
5719858 | Moore | Feb 1998 | A |
5812541 | Fuentes et al. | Sep 1998 | A |
5818836 | DuVal | Oct 1998 | A |
5912888 | Walsh et al. | Jun 1999 | A |
5933607 | Tate et al. | Aug 1999 | A |
5936952 | Lecomte | Aug 1999 | A |
5982783 | Frey et al. | Nov 1999 | A |
5999529 | Bernstein et al. | Dec 1999 | A |
6026086 | Lancelot et al. | Feb 2000 | A |
6064653 | Farris | May 2000 | A |
6067299 | DuRee | May 2000 | A |
6075784 | Frankel et al. | Jun 2000 | A |
6125117 | Martin et al. | Sep 2000 | A |
6151325 | Hluchyj | Nov 2000 | A |
6151628 | Xu et al. | Nov 2000 | A |
6198738 | Chang et al. | Mar 2001 | B1 |
6205134 | Jordan et al. | Mar 2001 | B1 |
6240084 | Oran et al. | May 2001 | B1 |
6246750 | Ehreth | Jun 2001 | B1 |
6304574 | Schoo et al. | Oct 2001 | B1 |
6363065 | Thornton et al. | Mar 2002 | B1 |
6480511 | Petty | Nov 2002 | B1 |
6556563 | Yarlagadda | Apr 2003 | B1 |
6577623 | Kawai et al. | Jun 2003 | B1 |
6580689 | Nagai et al. | Jun 2003 | B1 |
6665293 | Thornton et al. | Dec 2003 | B2 |
6678284 | Verthein et al. | Jan 2004 | B1 |
6751207 | Lee et al. | Jun 2004 | B1 |
6760324 | Scott et al. | Jul 2004 | B1 |
6795444 | Vo et al. | Sep 2004 | B1 |
6798767 | Alexander et al. | Sep 2004 | B1 |
6868080 | Umansky et al. | Mar 2005 | B1 |
20010005379 | Pickett | Jun 2001 | A1 |
20020064151 | Sorrentino | May 2002 | A1 |
20030039251 | Hara et al. | Feb 2003 | A1 |
20030192053 | Sheppard et al. | Oct 2003 | A1 |
20040228333 | Schnell et al. | Nov 2004 | A1 |
Number | Date | Country |
---|---|---|
0614324 | Sep 1994 | EP |
Number | Date | Country | |
---|---|---|---|
20050249205 A1 | Nov 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09581476 | US | |
Child | 10983893 | US |