Claims
- 1. A temperature-compensated bias generator circuit for generating a bias voltage during an APDEV operation in a memory device, comprising:a wordline enable circuit; and a temperature adjustment circuit electrically connected with said wordline enable circuit, wherein said temperature adjustment circuit is activated by said wordline enable circuit to generate said bias voltage.
- 2. The temperature-compensated bias generator circuit of claim 1, wherein said bias voltage is generated based on an operating temperature of said memory device.
- 3. The temperature-compensated bias generator circuit of claim 1, wherein said bias voltage is in a predetermined range of about 104 to 572 millivolts.
- 4. The temperature-compensated bias generator circuit of claim 1, wherein said temperature-compensated bias generator circuit also includes a source bias circuit and a discharge circuit.
- 5. The temperature-compensated bias generator circuit of claim 1, wherein said bias voltage is directed to at least one wordline electrically connected with said temperature adjustment circuit.
- 6. The temperature-compensated bias generator circuit of claim 1, wherein said bias voltage is directed to at least one reference wordline electrically connected with said temperature adjustment circuit.
- 7. The temperature-compensated bias generator circuit of claim 6, wherein said at least one reference wordline is electrically connected with at least one reference cell.
- 8. The temperature-compensated bias generator circuit of claim 7, wherein each of said at least one reference cells is associated with at least one memory sector.
- 9. The temperature-compensated bias generator circuit of claim 6, wherein said bias voltage is in a predetermined range of approximately 522 to 765 millivolts.
- 10. A temperature-compensated bias generator circuit for generating a bias voltage during an APDEV operation in a memory device, comprising:a temperature adjustment circuit, wherein said temperature adjustment circuit is supplied a predetermined supply voltage; a wordline enable circuit electrically connected with said temperature adjustment circuit wherein said wordline enable circuit activates said temperature adjustment circuit to generate said bias voltage; and a resistor chain located within said temperature adjustment circuit for controlling said predetermined supply voltage to generate said bias voltage based on an operating temperature of said memory device.
- 11. The temperature-compensated bias generator circuit of claim 10, wherein said predetermined supply voltage is about 5.0 V.
- 12. The temperature-compensated bias generator circuit of claim 10, wherein said bias voltage is in a predetermined range of about 104 to 572 millivolts.
- 13. The temperature-compensated bias generator circuit of claim 10, wherein said temperature-compensated bias generator circuit also includes a source bias circuit and a discharge circuit.
- 14. The temperature-compensated bias generator circuit of claim 10, wherein said bias voltage is directed to at least one wordline electrically connected with said temperature adjustment circuit.
- 15. The temperature-compensated bias generator circuit of claim 10, wherein said bias voltage is directed to at least one reference wordline electrically connected with said temperature adjustment circuit.
- 16. The temperature-compensated bias generator circuit of claim 15, wherein said at least one reference wordline is electrically connected with at least one reference cell.
- 17. The temperature-compensated bias generator circuit of claim 16, wherein each of said at least one reference cells is associated with at least one memory sector.
- 18. The temperature-compensated bias generator circuit of claim 15, wherein said bias voltage is in a predetermined range of approximately 522 to 765 millivolts.
- 19. A method of generating a bias voltage during an APDEV operation in a memory device, comprising the steps of:generating a predetermined supply voltage with a regulated power supply; directing said predetermined supply voltage to a temperature adjustment circuit; activating said temperature adjustment circuit with a wordline enable circuit; and generating said bias voltage with said predetermined supply voltage and a resistor chain located within said temperature adjustment circuit.
- 20. The method of claim 19, further comprising the step of transferring said bias voltage to at least one wordline.
- 21. The method of claim 19, wherein said predetermined supply voltage is about 5.0 V.
- 22. The method of claim 19, wherein said bias voltage is generated based on an operating temperature of said memory device.
- 23. The method of claim 19, wherein said bias voltage is in a predetermined range of about 104 to 572 millivolts.
- 24. The method of claim 19, further comprising the step of transferring said bias voltage to at least one reference wordline.
- 25. The method of claim 24, wherein said bias voltage is in a predetermined range of about 522 to 765 millivolts.
- 26. The method of claim 24, further comprising the step of generating a predetermined reference leakage current with at least one reference cell electrically connected with said at least one reference wordline.
- 27. The method of claim 26, wherein each of said at least one reference cells is associated with at least one memory sector.
Parent Case Info
This application claims the benefit under 35 U.S.C. §119(e) of Provisional U.S. patent application Ser. No. 60/186,172, filed on Feb. 29, 2000.
US Referenced Citations (6)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/186172 |
Feb 2000 |
US |