Claims
- 1. A temperature compensation circuit for minimizing fluctuations of delay times in an IC device delay circuit having an input terminal and an output terminal, comprising:
- a heater (10) provided in said IC device delay circuit for generating heat to raise temperature of said IC device delay circuit when said heater 10 is on;
- a plurality of delay elements (2.sub.1 -2.sub.n) provided in said IC device delay circuit between said input terminal and said output terminal, each of said delay elements having a predetermined delay time and being series connected with one another;
- a selector circuit (13) provided in said IC device delay circuit for selecting a delayed input signal (CLK-A) based on a select signal (SEL);
- a flip-flop (11) provided in said IC device delay circuit for turning said heater (10) off when an input signal (CLK-A) is provided to said input terminal and turning said heater (10) on by said delayed input signal (CLK-A) from said selector circuit (13);
- a timing generator (50) for supplying a reference signal to said input terminal to determine a reference delay time (Xns);
- a time measurement counter (60) for measuring a delay time between said input terminal and said output terminal when said reference signal is provided at said input terminal or when said input signal (CLK-A) is provided at said input terminal; and
- a control circuit (70) for comparing said delay time measured by said time measurement counter (60) with said reference delay time (Xns) and adjusting said select signal (SEL) to said selector circuit (13) to minimize a difference between said measured delay time and said reference delay time (Xns).
- 2. A method of compensating temperature for minimizing fluctuations of delay times in an IC device delay circuit having a plurality of delay elements (2.sub.1 -2.sub.n) series connected with one another between an input terminal and an output terminal, comprising the steps of:
- supplying a reference signal to said input terminal and measuring a reference delay time (Xns) of said reference signal at said output terminal;
- storing said reference delay time (Xns) in a control circuit (70);
- providing a heater (10) in said IC device delay circuit to raise temperature of the IC device delay circuit when said heater (10) is on; said heater (10) being turned off through a flip-flop (11) when an input signal (CLK-A) is supplied to said input terminal;
- transmitting said input signal (CLK-A) through said delay elements (2.sub.1 -2.sub.n), each having a predetermined delay time;
- measuring a delay time of said input signal (CLK-A) between said input terminal and said output terminal and comparing said measured delay time with said reference delay time (Xns) by said control circuit (70);
- selecting a delayed input signal (CLK-A) from said delay elements (2.sub.1 -2.sub.n) by a select signal produced by said control circuit (70) based on a comparison result between said measured delay time and said reference delay time (Xns) by said control circuit (70) in a manner to minimize the difference between said delay times; and
- returning said delayed input signal (SEL) (CLK-A) selected by said select signal to said flip-flop (11) to turn said heater (10) on by the timing of said delayed input signal (CLK-A).
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-70825 |
Mar 1995 |
JPX |
|
Parent Case Info
This is a continuation-in-part of U.S. patent application Ser. No. 08/610,643, filed Mar. 4, 1996, now abandoned.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4980586 |
Sullivan et al. |
Dec 1990 |
|
5115155 |
Miida et al. |
May 1992 |
|
5428309 |
Yamauchi et al. |
Jun 1995 |
|
5568075 |
Curran et al. |
Oct 1996 |
|
5768570 |
Kobayashi et al. |
Jun 1998 |
|
5886564 |
Sato et al. |
Mar 1999 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
610643 |
Mar 1996 |
|