Claims
- 1. An active termination circuit for terminating a signal traversing on a transmission line, comprising:a bottom clamping transistor having a node coupled to the transmission line, a node coupled to a first potential, and a gate; a bottom threshold reference transistor having a first threshold voltage for clamping said signal at about the first potential, said bottom threshold reference transistor coupled to said gate of said bottom clamping transistor for biasing said gate of said bottom clamping transistor at about said first threshold voltage said bottom clamping transistor being arranged for clamping said signal at about the first potential, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the first threshold voltage, the bottom clamping transistor begins to conduct current, thereby clamping the signal; a top clamping transistor having a node coupled to a second potential, a node couple to the transmission line, and a gate; and a top threshold reference transistor having a second threshold voltage for clamping said signal at about the second potential, said top threshold reference transistor coupled to said gate of said top clamping transistor for biasing said gate of said top clamping transistor at about said second threshold voltage, said top clamping transistor being arranged for clamping said signal at about said the second potential, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the second threshold voltage, the top clamping transistor begins to conduct current, thereby clamping the signal.
- 2. A circuit as recited in claim 1, wherein the first potential and the second potential are each VDD.
- 3. A circuit as recited in claim 1, wherein the first potential and the second potential are each GND.
- 4. A circuit as recited in claim 1, wherein the first potential is VDD and wherein the second potential is GND.
- 5. A circuit as recited in claim 1, wherein the first potential is GND and wherein the second potential is VDD.
- 6. A circuit as recited in claim 1 wherein said bottom clamping transistor, said top clamping transistor, said bottom threshold reference transistor, and said top threshold reference transistor are fabricated using MOS technology.
- 7. A method of terminating a signal traversing on a transmission line, comprising:forming a termination circuit, coupling a bottom clamping transistor having a node to the transmission line, a node coupled to a first potential, and a gate; coupling a bottom threshold reference transistor having a first threshold voltage for clamping said signal at about the first potential to said gate of said bottom clamping transistor for biasing said gate of said bottom clamping transistor at about said first threshold voltage said bottom clamping transistor being arranged for clamping said signal at about said first potential, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the first threshold voltage, the bottom clamping transistor begins to conduct current, thereby clamping the signal; coupling a top clamping transistor having a node to a second potential, a node coupled to the transmission line, and a gate; and coupling a top threshold reference transistor having a second threshold voltage for clamping said signal at about the second potential to said gate of said top clamping transistor for biasing said gate of said top clamping transistor at about said second threshold voltage said top clamping transistor being arranged for clamping said signal at about said second potential, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the second threshold voltage, the top clamping transistor begins to conduct current, thereby clamping the signal, whereby the first threshold voltage is different than the second threshold voltage.
- 8. A circuit as recited in claim 7, wherein the first potential and the second potential are each VDD.
- 9. A circuit as recited in claim 7, wherein the first potential and the second potential are each GND.
- 10. A circuit as recited in claim 7, wherein the first potential is VDD and wherein the second potential is GND.
- 11. A circuit as recited in claim 7, wherein the first potential is GND and wherein the second potential is VDD.
- 12. A circuit as recited in claim 7 wherein said bottom clamping transistor, said top clamping transistor, said bottom threshold reference transistor, and said top threshold reference transistor are fabricated using MOS technology.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/433,522 filed Nov. 3, 1999, now U.S. Pat No. 6,100,713 entitled “Improved Termination Circuits and Methods for Memory Buses and Devices, ” by inventors Jeffrey C. Kalb, John Jorgensen, Jeffrey C. Kalb Jr., and Dominick Richiuso, which is hereby incorporated by reference, which is a continuation of U.S. patent application Ser. No. 09/074,525 filed May 7, 1998, and issued as U.S Pat. No. 6,008,665 on Dec. 28, 1999, which claims priority under 35 U.S.C. 119 (e) of a Provisional Application No. 60/046,331, filed May 7, 1997, and entitled “Improved Termination Circuits and Methods Therefor.”
US Referenced Citations (6)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/046331 |
May 1997 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/433522 |
Nov 1999 |
US |
Child |
09/605919 |
|
US |
Parent |
09/074525 |
May 1998 |
US |
Child |
09/433522 |
|
US |