Claims
- 1. An active termination circuit for terminating a signal traversing on a transmission line of a memory bus including a plurality of memory devices, the active termination circuit comprising:
- a bottom clamping transistor having a node coupled to the transmission line, a node coupled to ground, and a gate; and
- a bottom threshold reference transistor having a first threshold voltage for clamping said signal at about ground, said bottom threshold reference transistor coupled to said gate of said bottom clamping transistor for biasing said gate of said bottom clamping transistor at about said first threshold voltage, said bottom clamping transistor being arranged for clamping said signal at about ground, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the first threshold voltage, the bottom clamping transistor begins to conduct current, thereby clamping the signal;
- a top clamping transistor having a node coupled to V.sub.DD, a node couple to the transmission line, and a gate; and
- a top threshold reference transistor having a second threshold voltage for clamping said signal at about V.sub.DD, said top threshold reference transistor to said gate of said top clamping transistor for biasing said gate of said top clamping transistor at about said second threshold voltage, said top clamping transistor being arranged for clamping said signal at about said V.sub.DD, whereby when the potential difference between the gate and the node coupled to the transmission line exceeds the second threshold voltage, the top clamping transistor begins to conduct current, thereby clamping the signal, whereby the first threshold voltage is different than the second threshold voltage, and
- whereby the termination circuit facilitates progression of the signal in a continuous fashion through the plurality of memory devices including in the memory bus.
- 2. An active termination circuit for terminating a transmission line a memory bus including a plurality of memory devices, said active termination circuit being configured to clamp a voltage level on said transmission line to one of a first reference voltage level and a second reference voltage level, said active termination circuit comprising:
- a first clamping transistor coupled to a transmission line terminal and a first terminal, said transmission line terminal being configured to be coupled to said transmission line in said electronic device, said first terminal being configured to be coupled to said first reference voltage level in said electronic device;
- a second clamping transistor coupled to said transmission line terminal and a second terminal, said second terminal being configured to be coupled to said second reference voltage level in said electronic device;
- a first threshold reference device coupled to said first clamping transistor, said first threshold reference device being configured to maintain a base of said first clamping transistor at about one threshold voltage below said second reference voltage level;
- a second threshold reference device coupled to said second clamping transistor, said second threshold reference device being configured to maintain a base of said second clamping transistor at about one threshold voltage above said first reference voltage level;
- wherein said first threshold reference device is a p-n-p transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said second terminal, and
- whereby the termination circuit facilitates progression of the signal in a continuous fashion through the plurality of memory devices including in the memory bus.
- 3. The active termination circuit of claim 2 wherein said second threshold reference device is an n-p-n transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said first terminal.
- 4. The active termination circuit of claim 3 wherein a base of said first threshold reference device is coupled to said base of said first clamping transistor and a base of said second threshold reference device is coupled to said base of said second clamping transistor.
- 5. The active termination circuit of claim 4 wherein said first reference voltage level is ground and said second reference voltage level is V.sub.DD.
- 6. The active termination circuit of claim 5 further comprising a voltage stabilizing circuit coupled to at least one of said base of said first clamping transistor and said base of said second clamping-transistor, said voltage stabilizing circuit being configured to improve stabilization of a voltage level on said at least one of said base of said first clamping transistor and said base of said second clamping transistor when said voltage level on said transmission line varies.
- 7. The active termination circuit of claim 6 wherein said first reference voltage level is ground and said second reference voltage level is V.sub.DD, said base of said first clamping transistor is maintained at about V.sub.DD -V.sub.BE when installed in said electronic device, wherein V.sub.BE represents a base-to-emitter voltage of said first clamping transistor, said base of said second clamping transistor is maintained at about ground +V.sub.BE when installed in said electronic device, wherein V.sub.BE represents a base-to-emitter voltage of said second clamping transistor.
- 8. A method for clamping a voltage level on a transmission line of a memory bus, including a plurality of memory devices, to one of a first reference voltage level and a second reference voltage level, comprising:
- forming a clamping circuit, including,
- coupling a first clamping transistor to a transmission line terminal and a first terminal, said transmission line terminal being configured to be coupled to said transmission line in said electronic device, said first terminal being configured to be coupled to said first reference voltage level in said electronic device;
- coupling a second clamping transistor to said transmission line terminal and a second terminal, said second terminal being configured to be coupled to said second reference voltage level in said electronic device;
- coupling a first threshold reference device to said first clamping transistor, said first threshold reference device being configured to maintain a base of said first clamping transistor at about one threshold voltage below said second reference voltage level;
- coupling a second threshold reference device to said second clamping transistor, said second threshold reference device being configured to maintain a base of said second clamping transistor at about one threshold voltage above said first reference voltage level;
- wherein said first threshold reference device is a p-n-p transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said second terminal, and
- whereby the termination circuit facilitates progression of the signal in a continuous fashion through the plurality of memory devices including in the memory bus.
- 9. The method of claim 8 wherein said second threshold reference device is an n-p-n transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said first terminal.
- 10. The method of claim 9 wherein a base of said first threshold reference device is coupled to said base of said first clamping transistor and a base of said second threshold reference device is coupled to said base of said second clamping transistor.
- 11. A method for clamping a voltage level on a transmission line of a memory bus, which includes a plurality of memory devices, to one of a first reference voltage level and a second reference voltage level, comprising:
- coupling a first clamping transistor to a transmission line terminal and a first terminal, said transmission line terminal being configured to be coupled to said transmission line in said electronic device, said first terminal being configured to be coupled to said first reference voltage level in said electronic device;
- coupling a second clamping transistor to said transmission line terminal and a second terminal, said second terminal being configured to be coupled to said second reference voltage level in said electronic device;
- coupling a first threshold reference device to said first clamping transistor, said first threshold reference device permitting said first clamping transistor to function as a first substantially zero-threshold diode to clamp said voltage level on said transmission line to said second reference voltage when said voltage level on said transmission line attempts to vary outside of said second reference voltage level; and
- coupling a second threshold reference device to said second clamping transistor, said second threshold reference device permitting said second clamping transistor to function as a second substantially zero-threshold diode to clamp said voltage level on said transmission line to said first reference voltage when said voltage level on said transmission line attempts to vary outside of said first reference voltage level;
- wherein said first threshold reference device is a p-n-p transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said second terminal, and
- whereby the termination circuit facilitates progression of the signal in a continuous fashion through the plurality of memory devices including in the memory bus.
- 12. The method of claim 11 wherein said second threshold reference device is an n-p-n transistor that is collector-to-base connected, an emitter of said first threshold reference device being coupled to said first terminal.
- 13. The method of claim 12 wherein a base of said first threshold reference device is coupled to said base of said first clamping transistor and a base of said second threshold reference device is coupled to said base of said second clamping transistor.
- 14. The active termination circuit of claim 2 further comprising a voltage stabilizing circuit coupled to at least one of said base of said first clamping transistor and said base of said second clamping transistor, said voltage stabilizing circuit being configured to improve stabilization of a voltage level on said at least one of said base of said first clamping transistor and said base of said second clamping transistor when said voltage level on said transmission line varies.
- 15. The method of claim 8 wherein said first reference voltage level is ground and said second reference voltage level is V.sub.DD.
- 16. The method of claim 11 wherein said first reference voltage level is ground and said second reference voltage level is V.sub.DD.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/074,525 (Attorney Docket No. CMD1P006), filed May 7, 1998, now U.S. Pat. No. 6,008,665 entitled "Improved Termination Circuits and Methods Therefor," by inventors Jeffrey C. Kalb, John Jorgensen, Jeffrey C. Kalb Jr., and Dominick Richiuso, which is hereby incorporated by reference, and which claims priority under 35 U.S.C 119 (e) of a Provisional Application No. 60/046,331, filed May 7, 1997, and entitled "Improved Termination Circuits and Methods Therefor."
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
074525 |
May 1998 |
|