"Reduced Bird's Beak ROI Process" IBM Technical Disclosure Bulletin, vol. 29, No. 2, Jul. 1986. |
"A Novel LOCOS-Type Isolation Technology Free of the Field Oxide Thinning Effect" 1993 International Conference on Solid State Devices and Materials, Makuhari, 1993, pp. 528-530. |
Ghandhi "VLSI Fabrication Principles", 1983, pp. 479-482 and pp. 495-497. |
Toshiyuki Nishihara et al., "A 0.5 .mu.m Isolation Technology Using Advanced Poly Silicon Pad LOCOS (APPL)", IEEEU, 1988, pp. 100-103. |
H.S. Yang et al., "Poly Void Formation in Poly Buffer LOCOS Process", Extended Abstrats of the Spring Electrochemical Society Meetings, 1993, p 442. |
J.M. Sung, "The Impact of Poly-Removal Techniques on Thin Thermal Oxide Property in Poly-Buffer LOCOS Technology", IEEE Transactions on Electron Devices, Aug. 1991, pp. 1970-1973. |
R.L. Guldi, "Characterization of Poly-Buffered Locos in Manufacturing Environment", J. Electrochem. Soc., Dec. 1989, pp. 3815-3820. |
Tin-hwang Lin, "Twin-White-Ribbon Effect and Pit Formation Mechanism in PBLOCOS", J. Electrochem. Soc., Jul. 1991, pp. 2145-2149. |
M. Ghezzo, "LOPOS: Advanced Device Isolation for a 0.8 .mu.m CMOS/BULK Process Technology", Journal of the Electrochemical Society, Jul. 1989, pp. 1992-1996. |
N. Shimizu et al., "A Poly-Buffer Recessed LOCOS Process for 256Mbit DRAM Cells", IEEE IEDM 92-2779, pp. 10.6.1-10.6.4. |