Embodiments of the invention relate to a thin-film transistor liquid crystal display (TFT-LCD) array substrate and a manufacturing method thereof.
TFT-LCDs have the advantages such as small volume, low power consumption, and being free of irradiation and are prevailing in the current flat panel display market. A TFT-LCD mainly comprises an array substrate and a color filter substrate that assembled with each other. Gate lines, data lines, pixel electrodes and thin film transistors are formed on the array substrate, and each pixel electrode is controlled by a corresponding thin film transistor. When the thin film transistor is turned on, the pixel electrode is charged during the “ON” time; after the thin film transistor is turned off, the voltage of the pixel electrode is retained until the pixel electrode is charged again during the next time scanning.
For the single gate structure adopted conventionally, parasitic capacitor Cgd exists in the thin film transistor due to the overlapping between the drain electrode and the gate electrode of the thin film transistor. When the thin film transistor is turned off, the charges Qgd stored due to the parasitic capacitor Cgd is changed, which changes the charge distribution on the pixel electrode. Thus, the voltage applied on the pixel electrode is changed, resulting in occurrence of feed through voltage ΔVp and flickering on the screen. In production, the overlapping areas between the drain electrode and the gate electrode vary at the different locations on a substrate due to the instability of the process and the manufacturing apparatus, which leads to various parasitic capacitors Cgd for different thin film transistors and different feed through voltages for different pixel electrodes. Further, it leads to the irregular distribution of voltage applied on the pixel electrodes and uneven display on the screen, which disadvantageously influences display quality.
A thin film transistor liquid crystal display (TFT-LCD) array substrate, comprising a first gate line, a second gate line and a data line which are formed on a substrate and define a pixel region, the first and second gate lines being parallel to each other, a pixel electrode, and a first thin film transistor (TFT) and a second TFT provided in the pixel region. The first TFT comprises a first gate electrode connected with the first gate line and a first drain electrode, the second TFT comprises a second gate electrode connected with the second gate line and a second drain electrode, and parasitic capacitance generated between the first drain electrode and the first gate electrode is equal to parasitic capacitance generated between the second drain electrode and the second gate electrode. Both the first drain electrode and the second drain electrode are connected with the pixel electrode. When an “ON” voltage is supplied to the first TFT via the first gate line, a first voltage is supplied to the second TFT via the second gate line; when an “OFF” voltage is supplied to the first TFT via the first gate line, a second voltage is supplied to the second TFT via the second gate line, wherein the “ON” voltage−the “OFF” voltage=the second voltage−the first voltage.
Another embodiment of the invention provides a manufacturing method for a thin film transistor liquid crystal display (TFT-LCD) comprising: Step 1, depositing a gate metal film on a substrate and patterning the gate metal film so as to form a first gate line, a second gate line, a first gate electrode and a second gate electrode, wherein the first gate electrode is connected with the first gate line, and the second gate electrode is connected with the second gate line; Step 2, depositing a gate insulating layer, an active layer film and a source/drain metal film on the substrate after the step 1, and patterning the active layer film and the source/drain metal film so as to form a first active layer, a second active layer, a data line, a first source electrode, a first drain electrode and a second drain electrode, wherein an overlapping area between the first drain electrode and the first gate electrode being equal to an overlapping area between the second drain electrode and the second gate electrode; Step 3, forming a passivation layer on the substrate after the step 2 and patterning the passivation layer to form a first through hole and a second through hole, wherein the first through hole is located at the position of the first drain electrode, and the second through hole is located at the position of the second drain electrode; Step 4, depositing a transparent conductive film on the substrate after the step 3 and patterning the transparent conductive film to form a pixel electrode, wherein the pixel electrode is connected with the first drain electrode via the first through hole and connected with the second drain electrode via the second through hole.
Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from the following detailed description.
The present invention will become more fully understood from the detailed description given hereinafter and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention and wherein:
Hereinafter, the technical solutions according to the embodiments of the invention will be further described in detail.
As shown in
Specifically, the TFT-LCD array substrate according to the embodiment comprises a first gate electrode 2a, a second gate electrode 2b, a first gate line 11a and a second gate line 11b formed on a substrate 1. The first gate electrode 2a is connected with the first gate line 11a, and the second gate electrode 2b is connected with the second gate line 11b. A gate insulating layer 3 is formed on the first gate electrode 2a, the second gate electrode 2b, the first gate line 11a and the second gate line 11b and covers the whole substrate 1. A first active layer and a second active layer (each comprises the stack of a semiconductor layer 4 and a doped semiconductor layer 5) are formed on the gate insulating layer 3, and the first active layer is provided on the first gate electrode 2a, and the second active layer on the second gate electrode 2b. A first source electrode 6a and a first drain electrode 7a are formed on the first active layer. One end of the first source electrode 6a is located over the first gate electrode 2a, and the other end is connected with the data line 12; one end of the first drain electrode 7a is located over the first gate electrode 2a, and the other end is connected with the pixel electrode 9. There is a first overlapping area between the first drain electrode 7a and the first gate electrode 2a. A TFT channel region is formed between the first source electrode 6a and the first drain electrode 7a with the doped semiconductor layer 5 in the TFT channel region being etched away and the semiconductor layer 4 in the region being partially etched in the thickness direction so that the semiconductor layer 4 in the TFT channel region is exposed. A second drain electrode 7b is formed on the second active layer with one end of the second drain electrode 7b being provided above the second gate electrode 2b and the other end being connected with the pixel electrode 9. There is a second overlapping area between the second drain electrode 7b and the second gate electrode 2b, and the second overlapping area is equal to the first overlapping area. A passivation layer 8 is formed on the above structural patterns and covers the whole substrate 1. At the position of the first drain electrode 7a, a first through hole 10a for connection between the first drain electrode 7a and the pixel electrode 9 is provided in the passivation layer 8; at the position of the second drain electrode 7b, a second through hole 10b for connection between the second drain electrode 7b and the pixel electrode 9 is provided in the passivation layer 8. The pixel electrode 9 is formed on the passivation layer 8 and connected with the first drain electrode 7a via the first through hole 10a and connected with the second drain electrode 7b via the second through hole 10b.
In one embodiment, the first voltage may be equal to the “OFF” voltage, and the second voltage may be equal to the “ON” voltage, i.e., when the “ON” voltage is supplied to the first TFT via the first gate line, the “OFF” voltage is supplied to the second TFT via the second gate line; when the “OFF” voltage is supplied to the first TFT via the first gate line, the “ON” voltage is supplied to the second TFT via the second gate line. The design, in which the first and second signals are equal to the “OFF” and “ON” signals respectively, can have the control manner simple and is easy to realize.
In the embodiment, the storage capacitor is formed with a common electrode line (Cs on Common), as shown in the embodiment in
Based on analyzing and investigation on the mechanism of generating the feed through voltage in the pixel electrode, the embodiment of the invention employs a pixel structure in which double gate lines and double TFTs are used. The signal difference applied on the first gate line and the second gate line are reversed, i.e., when the “ON” voltage is supplied to the first TFT via the first gate line, the first voltage is supplied to the second TFT via the second gate line; when the “OFF” voltage is supplied to the first TFT via the first gate line, the second voltage is supplied to the second TFT via the second gate line, wherein the “ON” voltage−the “OFF” voltage=the second voltage−the first voltage. Preferably, when the “ON” voltage signal is supplied to the first gate electrode via the first gate line, the “OFF” voltage signal is supplied to the second gate electrode via the second gate line; when the “OFF” voltage signal is supplied to the first gate electrode via the first gate line, the “ON” voltage signal is supplied to the second gate electrode via the second gate line. The operation of the embodiment of the invention will be described in detail with an example in which both the first and second TFTs are applied the “ON” and “OFF” voltage.
When the “OFF” voltage is supplied to the first gate electrode via the first gate line, the amount of the charge stored in the parasitic capacitor of the first TFT before the first TFT is turned off is QAgd(before)=CAgd(VAp−Vgh), the amount of the charge stored in the parasitic capacitor of the first TFT after the first TFT is turned off is QAgd(after)=CAgd(VBp−Vgl), and the variation of the amount of the charge stored in the parasitic capacitor of the first TFT before and after the first TFT is turned off is ΔQAgd=QAgd(after)−QAgd(before)=CAgd[(VBp−Vgl)−(VAp−Vgh)]=CAgd(ΔVp+Vgh−Vgl). Herein, CAgd is the parasitic capacitance of the first TFT, VAp is the pixel electrode voltage before the first TFT is turned off, VBp is the pixel electrode voltage after the first TFT is turned off, and ΔVp=VBp−VAp.
When the “ON” voltage is supplied to the second gate electrode via the second gate line, the amount of the charge stored in the parasitic capacitor of the second TFT before the second TFT is turned on is QBgd(before)=CBgd(VAp−Vgl), the amount of the charge stored in the parasitic capacitor of the second TFT after the second TFT is turned on is QBgd (after)=CBgd(VBp−Vgh), and the variation of the amount of the charge stored in the parasitic capacitor of the second TFT before and after the second TFT is turned on is ΔQBgd=QBgd(after)−QBgd(before)=CBgd[(VBp−Vgh)−(VAp−Vgl)]=CBgd(ΔVp+Vgl−Vgh). Herein, CBgd is the parasitic of the second TFT.
Since the first overlapping area between the first drain electrode and the first gate electrode is equal to the second overlapping area between the second drain electrode and the second gate electrode, the capacitance CAgd of the parasitic capacitor in the first TFT is equal to the capacitance CBgd of the parasitic capacitor in the second TFT, i.e., CAgd=CBgd. Since the charge stored in the pixel capacitor and the parasitic capacitor connected with each other is kept constant, ΔQAgd+ΔQBgd+ΔQC=0, wherein ΔQC is the variation of the amount of the charge before and after the first gate electrode is turned off, ΔQC=(Clc+Cs)(VBp−VAp), Clc is the liquid crystal capacitance, Cs is the storage capacitance. Since the liquid crystal capacitance Clc and the storage capacitance Cs is constant, it will be derived from the above equation that VBp=VAp, and ΔVp=VBp−VAp=0, i.e., the pixel electrode voltage will not be changed before and after the first TFT is turned off. The variation value ΔQAgd of the charge in the parasitic capacitor after the first TFT is turned off is equal to the variation value ΔQBgd of the charge in the parasitic capacitor after the second TFT is turned on, but they are changed in an opposite direction, so that the total variation of the charge in the two parasitic capacitors is 0. The variations of the charge in the two parasitic capacitors counteract with each other and the charge distribution across the pixel electrode will keep constant; therefore, the feed through voltage in the pixel electrode is 0. It can be seen from the above that the variation of the amount of the charge stored in the parasitic capacitor in each TFT is associate with the voltage difference between the first and second voltage signals applied sequentially but not with the voltage values. Therefore, for the second TFT, when the first and second voltages are applied to the second gate electrode via the second gate line, if the difference between the first voltage and the second voltage is predetermined as (Vgl−Vgh), the total variation of the stored charge in the two parasitic capacitors are 0.
It should be noted that the parasitic capacitors are different in size across the substrate, but the two TFTs in the embodiment of the invention are provide in the same pixel region, thus the parasitic capacitance of the two TFT are equal to each other. In addition, the second TFT is formed to provide compensate parasitic capacitance, and it is not a normal TFT with a switch function, but with a structure similar to a normal TFT. Therefore, for the second TFT, it may comprise only a drain electrode connected with a pixel electrode and a gate electrode connected with a gate line, which are located on and below the active layer, respectively, having the same parasitic capacitance as the first TFT; but a source electrode is not necessary for the second TFT.
In the following description, the patterning process in the embodiment of the invention may comprise applying photoresist, exposing and developing photoresist, etching and removing remaining photoresist. Herein, positive photoresist is employed as an example.
First, a gate metal film is deposited on a substrate 1 (e.g., a glass substrate or a silica substrate) by a magnetic sputtering method or a thermal evaporation method, then the patterns including a first gate line 11a, a second gate line 11b, a first gate electrode 2a and a second gate electrode 2b are formed by a patterning process with a normal mask. The first gate electrode 2a is connected with the first gate line 11a, and the second gate electrode 2b is connected with the second gate line 11b, as shown in
On the substrate after forming the above structural patterns as shown in
The patterning process is a multiple etching step process. Specifically, the gate insulating layer, the semiconductor film and the doped semiconductor film are deposited sequentially, and then the source/drain metal film is deposited. A layer of photoresist is applied on the source/drain metal film. By employing a half-tone or grey-tone mask, an exposure process is performed so that the photoresist is formed into a completely-exposed region, a non-exposed region and a partially-exposed region. The non-exposed region corresponds to the region of the data line, the first source electrode, the first drain electrode and the second drain electrode; the partially-exposed region corresponds to the region of the TFT channel region pattern; and the completely-exposed region corresponds to a region other than the above regions. After developing of the photoresist, the thickness of the photoresist in the non-exposed region is not substantially changed, and the non-exposed region is formed into a photoresist-completely-retained region; the photoresist in the completely-exposed region is removed completely, and the completely-exposed region is formed into a photoresist-completely-removed region; the thickness of the photoresist in the partially-exposed region is reduced and the partially-exposed region is formed into the photoresist-partially-retained region. The patterns including the data line and the second drain electrode are formed by etching away the source/drain metal film, the doped semiconductor film and the semiconductor film in the photoresist-completely-removed region through a first etching process. The photoresist in the photoresist-partially-retained region is removed by an ashing process and the source/drain metal film in the region is exposed, and the photoresist in the photoresist-completely-retained region is left covering the underlying substrate. The source/drain metal film and the doped semiconductor film in the photoresist-partially-retained region is etched away and the semiconductor film in the region is etched partially in the thickness direction through a second etching process, so as to from the patterns including the first source electrode, the first drain electrode and the TFT channel region. Finally, the remaining photoresist is removed and the patterning process is completed.
On the substrate after forming the above patterns as shown in
Finally, on the substrate after forming the above patterns as shown in
As shown in
A gate insulating layer, a semiconductor film and a doped semiconductor film are deposited sequentially by a PECVD method on the substrate with the patterns including the first gate line, the second gate line, the first gate electrode and the second gate electrode, the patterns including a first active layer and a second active layer are formed by a patterning process with a normal mask, as shown in
On the substrate with the above patterns as shown in
On the substrate after forming the above patterns as shown in
Finally, on the substrate after forming the above patterns as shown in
It can be seen from the above that the second embodiment uses two patterning processes instead of one patterning process (the second patterning process) with a half-tone or grey tone mask in the first embodiment. That is to say, one patterning process with a normal mask is used to form the patterns including the first active layer and the second active layer, and another patterning process with a normal mask is used to form the patterns of the data line, the first source electrode, the first drain electrode and the second drain electrode.
It can be seen from the above embodiments that the TFT-LCD array substrate according to the embodiment of the invention enables the constant total charge amount when the pixel electrode is charged completely and eliminates the feed through voltage in the pixel electrode by employing double gate lines and double TFTs with equal parasitic capacitance. The technical solution according to the embodiment of the invention not only has the advantages such as simple structure and high yield but also is easy to be implemented and does not increase the production and manufacturing cost. The technical solution is suitable for the large size liquid crystal display and has a wide application prospective.
A manufacturing method for the TFT-LCD array substrate according to the embodiment of the invention may comprise the following steps.
Step 1, depositing a gate metal film on a substrate and patterning the gate metal film so as to form a first gate line, a second gate line, a first gate electrode and a second gate electrode, wherein the first gate electrode is connected with the first gate line, and the second gate electrode is connected with the second gate line;
Step 2, depositing a gate insulating layer, a active layer film and a source/drain metal film on the substrate after the step 1, and patterning the active layer film and the source/drain metal film so as to form a first active layer, a second active layer, a data line, a first source electrode, a first drain electrode and a second drain electrode, wherein the overlapping area between the first drain electrode and the first gate electrode is equal to that between the second drain electrode and the second gate electrode;
Step 3, forming a passivation layer on the substrate after the step 2 and patterning the passivation layer to form a first through hole and a second through hole, wherein the first through hole is located at the position of the first drain electrode, and the second through hole is located at the position of the second drain electrode;
Step 4, forming a transparent conductive film on the substrate after the step 3 and patterning the transparent conductive film to form a pixel electrode, wherein the pixel electrode is connected with the first drain electrode via the first through hole and connected with the second drain electrode via the second through hole.
This embodiment of the invention provides a manufacturing method for a TFT-LCD array substrate, which enables the constant total charge amount when the pixel electrode is charged completely and eliminates the feed through voltage in the pixel electrode by forming double gate lines and double TFTs with equal parasitic capacitance. The embodiment of the invention not only has the advantages such as simple structure and notable yield but also is easy to be implemented and does not increase the production and manufacturing cost. The technical solution is suitable for the large size liquid crystal displayer and has a wide application prospective.
The manufacturing method for the TFT-LCD array substrate according to the embodiment of the invention is further described with the following specific examples.
The manufacturing method for the TFT-LCD array substrate according to the first example of the invention comprises the following steps.
Step 11, depositing a gate metal film on a substrate by a magnetic sputtering or thermal evaporation method and forming patterns including a first gate line, a second gate line, a first gate electrode and a second gate electrode by a patterning process, wherein the first gate electrode is connected with the first gate line, and the second gate electrode is connected with the second gate line;
Step 12, depositing a gate insulating layer, a semiconductor film, a doped semiconductor film sequentially by a plasma enhanced chemical vapor deposition method and depositing a source/drain metal film by a magnetic sputtering or thermal evaporation method;
Step 13, applying a layer of photoresist on the source/drain metal film; exposing the photoresist with a half-tone or grey-tone mask so as to transform the photoresist into a photoresist-completely-removed region, a photoresist-completely-retained region and a photoresist-partially-retained region, wherein the photoresist-completely-retained region corresponds to the region of the data line, the first source electrode, the first drain electrode and the second drain electrode, the photoresist-partially-retained region corresponds to the TFT channel region, and the photoresist-completely-removed region corresponds a region other than the above regions, and after developing of the photoresist, the thickness of the photoresist in the photoresist-completely-retained region remains unchanged, the photoresist in the photoresist-completely-removed region is removed completely, and the thickness of the photoresist-partially-retained region is reduced;
Step 14, etching away the source/drain metal film, the doped semiconductor film and the semiconductor film in the photoresist-completely-retained region by a first etching process, so as to form the data line and the second drain electrode;
Step 15, removing the photoresist in the photoresist-partially-retained region by an ashing process so that the source/drain electrode in the region is exposed and the photoresist in the photoresist-completely-retained region is thinned correspondingly;
Step 16, etching away the source/drain metal film and the doped semiconductor film in the photoresist-partially-retained region and etching the semiconductor film in the region partially in the thickness direction by a second etching process, so as to form patterns including the first source electrode, the first drain electrode and the TFT channel region, wherein the overlapping area between the first drain electrode and the first gate electrode is equal to the overlapping area between the second drain electrode and the second gate electrode; removing the remaining photoresist;
Step 17, depositing a passivation layer by a plasma enhance chemical vapor deposition method and forming the patterns including a first through hole and a second through hole in the passivation layer by a patterning process with a normal mask, wherein the first though hole is located at the position of the first drain electrode, and the second through hole is located at the position of the second drain electrode;
Step 18, depositing a transparent conductive film by a magnetic sputtering method and a thermal evaporation method and forming a pixel electrode by a patterning process with a normal mask, wherein the pixel electrode is connected with the first drain electrode via the first through hole and connected with the second drain electrode via the second through hole.
This example is a method for manufacturing the TFT-LCD array substrate by a four-patterning process, and the process has been described in detailed with reference to
The second example of the manufacturing method for the TFT-LCD array substrate comprises the following steps.
Step 21, depositing a gate metal film on a substrate and forming patterns including a first gate line, a second gate line, a first gate electrode and a second gate electrode by a patterning process, wherein the first gate electrode is connected with the first gate line, and the second gate electrode is connected with the second gate line;
Step 22, depositing a gate insulating layer, a semiconductor film and a doped semiconductor film sequentially by a plasma enhanced chemical vapor deposition;
Step 23, forming patterns including a first active layer and a second active layer by a patterning process with a normal mask;
Step 24, depositing a source/drain metal film by a magnetic sputtering or thermal evaporation method;
Step 25, forming patterns including a data line, a first source electrode, a first drain electrode, a TFT channel region and a second drain electrode by a patterning process with a normal mask, wherein the overlapping area between the first drain electrode and the first gate electrode is equal to the overlapping area between the second drain electrode and the second gate electrode;
Step 26, depositing a passivation layer by a plasma enhance chemical vapor deposition method and forming patterns including a first through hole and a second through hole in the passivation layer by a patterning process with a normal mask, wherein the first though hole is located at the position of the first drain electrode, and the second through hole is located at the position of the second drain electrode.
Step 27, depositing a transparent conductive film by a magnetic sputtering method and a thermal evaporation method and forming a pixel electrode by a patterning process with a normal mask, wherein the pixel electrode is connected with the first drain electrode via the first through hole and connected with the second drain electrode via the second through hole.
The example is a method of manufacturing the TFT-LCD array substrate by a five-patterning process, and the specific process has been described in detail with reference to
On the basis of the above examples, a common electrode line can be further provided. In this example, Step 1 can comprise depositing a gate metal film on a substrate and forming patterns including a first gate line, a second gate line, a first gate electrode, a second gate electrode and a common electrode line by a patterning process. The first gate electrode is connected with the first gate line, and the second gate electrode is connected with the second gate line.
The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to those skilled in the art are intended to be included within the scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
200910089751.4 | Jul 2009 | CN | national |