Embodiments relate to thermo-electric generators and, more precisely, the integrated thermo-electric generators comprising a semiconductor material. Possible applications are notably the powering of low and medium power electrical devices by virtue of the recovery of thermal energy such as:
distributed communications sensors in a fixed environment (buildings, underground) or mobile environment (motor vehicle, aircraft);
autonomous measurement devices targeting medical applications powered by the heat of the body.
The present invention could also be applied for example in the framework of the recovery/dissipation of thermal energy within microelectronic circuits.
Integrated thermo-electric generator devices generally comprise an architecture of miniaturized vertical thermopiles coupled in series and using conventional thermo-electric materials such as bismuth telluride (Bi2Te3).
However, the vertical structure of these generators and the usual thermo-electronic materials tend to be incompatible with the conventional CMOS fabrication methods.
According to one embodiment, a thermo-electric generator is provided with a structure compatible with integrated manufacturing and with CMOS fabrication processes.
According to one embodiment, a thermo-electric generator is provided whose active element has an essentially planar structure, and whose architecture allows the heat flux to be redistributed within the plane of the active element.
According to another embodiment, a thermo-electric generator is provided whose active element is structured by phononic engineering and whose thermal conductivity, being very reduced in certain directions and higher in other directions, endows it with thermo-electric properties that are superior to those of the current generators.
According to one aspect, a thermo-electric generator is provided comprising a semiconductor membrane containing at least one P-N junction, this membrane being suspended between a first support designed to be coupled to a cold thermal source and a second support designed to be coupled to a hot thermal source.
The semiconductor membrane, which forms the active element of the thermo-electric generator, is by its nature an essentially planar and generally thin element, and its fabrication is readily integrated into the process of fabrication of CMOS integrated circuits.
The membrane can extend parallel to the supports, for example at equal distances from the latter.
Such a configuration of the thermo-electric generator, which differs significantly from the conventional structures of the prior art, may then be characterized as “planar”, as opposed to the vertical structures of the prior art.
The supports can be rigid, for example made of metal or semiconductor material.
As a variant, the supports may be flexible which allows the generator to match a curved surface for example.
According to one embodiment, the semiconductor membrane contains several strips alternately of N and P types of conductivity forming several P-N junctions coupled in series, each P-N junction running between a first face of the membrane situated facing the first support and a second face of the membrane situated facing the second support, the membrane being suspended by suspension means comprising thermally-conducting pillars distributed in an alternating manner on the two faces of the membrane, each pillar connecting a P-N junction to the corresponding support.
The presence of several N and P strips allows the power of the thermo-electric generator to be increased and the alternating distribution of the pillars allows the heat flux to be redistributed within the plane of the membrane.
According to yet another embodiment, the thermally-conducting pillars situated on one of the faces comprise
The pillars situated on the other face only comprise connection pillars that are electrically conducting and electrically isolated from the corresponding support by a thermally-conducting electrical insulator.
It is particularly advantageous for the suspended membrane to have a phononic structure, in other words comprising a lattice of inclusions with a composition different from the semiconductor material of the membrane.
As is well known to those skilled in the art, phonons are the vibrational modes of the atoms in the crystal lattice of the silicon material.
The phononic structure is notably formed by introducing holes (artificial phononic crystal) into the membrane, for example made of silicon, so as to lead to a significant reduction in thermal conductivity. For this reason, thermo-electric properties that are superior to the current thermo-electric materials can be obtained.
A periodic lattice of inclusions is advantageously provided with at least one repetition pitch less than the mean free path of the thermal phonons and greater than the wavelength of the thermal phonons.
Indeed, the efficiency of the phononic crystal for filtering the phonons is notably determined by the repetition pitch.
In order to benefit from a cumulative effect of the filtering of the thermal phonons at various frequencies, the idea is to use a succession of different repetition pitches of increasing sizes, in other words a gradient of repetition pitches.
The use is also provided for example of a succession of inclusions of increasing sizes in order to reinforce the cumulative effect of the filtering of the thermal phonons at various frequencies.
Advantageously, the semiconductor membrane with a phononic structure may combine the two previous features (repetition pitches and inclusions of increasing sizes) in order to further increase the filtering of the thermal phonons at various frequencies and hence to further improve the performance of the thermo-electric generator.
When the semiconductor material is silicon, the inclusion repetition pitch is advantageously greater than 2 nm and less than 200 nm and the thickness of the membrane is advantageously in the range between 10 nm and 2 μm.
The lattice of inclusions is advantageously symmetrical. The symmetry of the lattice of inclusions provides an advantageous effect allowing properties dependent on the direction of propagation to be induced. The various densities of inclusions in the orientation directions within a symmetrical lattice of inclusions influence the thermal conductivities of the corresponding orientation directions. The higher the density of inclusions, the lower will be the corresponding thermal conductivity.
It is therefore preferable to have a higher density of inclusions (in other words a lower thermal conductivity) between two areas of the semiconductor membrane with a phononic structure coupled to the two adjacent pillars respectively attached to the different supports in order to obtain a minimal influence of the difference in temperature between these two zones. In the same way, a lower density of inclusions (in other words a higher thermal conductivity) may be left in the direction of orientation of the junctions in order to obtain a more uniform temperature along these junctions.
Thus, according to one embodiment, the lattice of inclusions, being symmetrical, comprises first orientation directions comprising a first density of inclusions and a second direction of orientation comprising a second density of inclusions lower than the first density, the strips of P-N junctions are parallel to the second orientation density, and the trace on one of the faces of a pillar situated on the other face is aligned according to the first directions of orientation with any one of the adjacent pillars situated on the one of the faces.
According to another embodiment, the pillars are distributed alternately staggered in an alternating manner on the two faces of the membrane, the pillars situated on each of the two faces of the membrane forming groups of squares, the trace on one of the faces of a pillar situated on the other face being situated at the center of a square of pillars situated on the one of the faces.
The generator is advantageously fabricated in an integrated manner, and according to another aspect, an integrated circuit is provided incorporating a thermo-electric generator such as defined hereinbefore.
Other advantages and features of the invention will become apparent upon studying the detailed description of embodiments and their implementations, taken by way of non-limiting examples and illustrated by the appended drawings in which:
Reference is now made to
With reference to
The hot source may for example be a hot part of an integrated circuit and the cold source may be a colder part of the integrated circuit.
As a variant, the hot source may for example be a pipe carrying a hot fluid and the cold source the ambient air.
If the generator is placed in a watch for example, the hot source can be the human skin and the cold source the ambient air.
Here, the membrane 2 is situated at an equal distance from the supports 5 and 6. This symmetry of the structure notably allows the formation of the membrane to be facilitated.
The membrane comprises an alternation of N and P doped strips 3, 4 forming several P-N junctions 3, 4 connected in series. Each P-N junction runs between a first face F1 of the membrane situated facing the first support 5 and a second face F2 of the membrane situated facing the second support 6.
The materials of two supports may be metal or silicon. For example, the support 6 can be a part of a silicon substrate formed in conventional CMOS fabrication processes.
Metal films, for example stainless steel or aluminum, may also be used for the supports 5 and 6.
The supports may be rigid or may exhibit a certain flexibility in the same way as the silicon membrane 2.
The pillars 7 to 23 are thermally and electrically conducting. Each pillar connects a P-N junction on one side and is isolated from the corresponding support by a thermally-conducting electrical insulator (e.g.: 24 for the pillar 8).
The pillars situated on the first face F1 comprise two electrically-conducting pillars referred to as contact pillars 25 and 26 coupled to two places E1, E2 on the support 5 so as to generate an electrical signal. They are isolated from the support 5 by a thermally-conducting electrical insulator (e.g.: 27 for the contact pillar 26).
When the supports 5 and 6 are respectively coupled to the cold source and to the hot source, the thermo-electric membrane 2 is subjected to a thermal gradient which generates a potential difference between the two locations E1 and E2.
The other pillars are in fact pillars referred to as connection pillars. The space between the face F2 and the support 6 only comprises connection pillars 11, 12, 13.
These pillars referred to as connection pillars 8, 9, 19, 11, 12, 13 contribute to redistributing the heat flux within the plane of the membrane near the P-N junctions.
As illustrated in
It can be seen that the pillars situated on each of the two faces of the membrane form groups of squares, for example the pillars 7, 8, 17 and 18.
The trace on the face F1 of the pillar 14 situated on the face F2 is situated at the center of the square of pillars 7, 8, 17 and 18 situated on the face F1.
Reference is now more particularly made to
In order to conserve the electrical properties of the crystal lattice while at the same time reducing the propagation of the phonons, it is preferable to work in the ballistic regime, in other words to introduce a structure of inclusions with sizes less than the mean free path of the phonons (˜200 nm at 300 K for silicon).
Furthermore, it is advantageous for the phononic structure to exhibit the following characteristics, taken in isolation or preferably in combination at least for some of them:
Furthermore, the thickness e of the membrane also has an influence. Thus, this thickness is normally situated between 10 nm and 2 μm for silicon in order to have thermo-electric properties notably better than in the prior art.
Furthermore, another advantageous effect offered by the symmetry of the phononic structure within the semiconductor membrane illustrated in
In other words, phononic modes of the same frequency acquire different speeds according to the direction of propagation.
In the case of the membrane with a phononic structure, this corresponds to the fact that the higher the density of inclusions in a direction of orientation, the lower will be the thermal conductivity in this direction.
In
Thus, the heat flux will be guided towards these directions D2 for a faster and more uniform redistribution of the heat flux along the P-N junctions.
Going back to
As can be seen in
As a consequence, the thermal conductivity of the silicon membrane with a phononic structure between these pillars is minimized and higher performance thermo-electric properties and a greater difference in temperature are then obtained. Thus, the voltage generated by the thermo-electric generator will also be higher.
Furthermore, the directions of orientation D2 leading to the higher thermal conductivities are parallel to the junctions of the P-N junctions. For this reason, a more uniform temperature may be obtained in the junctions.
These thermal conductivity characteristics in combination with a redistribution of the heat flux in the plane of the membrane by virtue of the alternating distribution of the pillars allow a thermo-electric generator exhibiting improved performance characteristics to be obtained.
Examples of technological steps enabling one example of a thermo-electric generator to be fabricated are presented in
This embodiment is shown by way of illustration and is non-limiting. Several variants may be envisaged.
As illustrated in
The substrate of the silicon-on-insulator type comprises a semiconductor film 28, for example made of silicon, situated on top of a buried insulating layer 29, commonly denoted using the acronym “BOX” (for Buried-OXide) itself situated on top of a carrier substrate 30, for example a semiconductor well.
The thickness of the film of silicon 28 determines the final thickness of the thermo-electric membrane 2. According to the features defined hereinbefore, it is preferable to have a thickness between 10 nm and 2 μm.
In
A photolithography using exposure gradient 32 is subsequently applied (
The layer of photosensitive resist 31 now has, after development (
As illustrated in
By analogy, a third level of lithography on a new layer of organic resist 35 (for example the resist known as SAL 601) and an implantation of dopants 36 of the P type are applied as illustrated in
In this way, P-N junctions 3′, 4′ have been formed coupled in series within the film 28 of silicon. They differ from the P-N junctions 3, 4 described hereinbefore by the fact that they do not yet possess a phononic structure.
It may be noted that the implantation of dopant elements with a modulation of concentration within the plane of the active membrane (film 28) is optional here. It could be implemented by the process of exposure gradient photolithography or by any other method allowing a dilution mask to be formed.
The formation of the phononic structure is illustrated in
By carrying out an electron lithography 38 in the step illustrated in
The areas exposed in the step illustrated in
Alternatively, the formation of the phononic structure could be carried out by other structuring methods such as nano-printing followed by dry or wet etches.
Finally, the layer of positive electro-sensitive resist is eliminated in the step shown in
The continuation of the fabrication of the thermo-electric generator is illustrated in
First of all, a deposition of a metal layer 40 is carried out on the phononic structured film, for example by a “PECVD” deposition, which determines the height of the pillars.
After having deposited a first layer of photosensitive resist, a structuring mask is used for determining the pillar geometry by optical lithography. A sputtering process is subsequently used to form a layer of electrical insulator 41 situated on top of the metal layer 40 and of the layer of structuring resist. The latter is removed by a process referred to as “Lift-Off” and the final micro-structuring of the pillars is carried out by photo-thermal laser ablation on the uncovered metal areas of the layer of thermally-conducting electrical insulator, as illustrated in
In
Physical and then chemical etch steps are then carried out in order to remove the silicon substrate 30 and the layer of oxide 29 from the SOI substrate. As a consequence, the thin film 28 is ready for the formation of the pillars on the face F1 as shown in
Metal pillars of the face F1 are formed in a manner analogous to that illustrated in
It may also be noted that the thicknesses of pillars and of thermally-conducting electrical insulators on top of the pillars are identical on the two faces of the membrane.
As illustrated in
Conventionally, contact vias are subsequently formed for the electrical connection to the locations E1, E2 (
Finally, the temporary adhesive resist 42 on the face F2 of the film can be dissolved in order to liberate it and to obtain the membrane 2 of the thermo-electric generator 1. The second support 6 designed to be coupled to a hot thermal source is formed in a manner analogous to that of the first support 5 (
The integrated thermo-electric generator 1 is thus obtained comprising a suspended semiconductor membrane 2 with a phononic structure.
Number | Date | Country | Kind |
---|---|---|---|
14 61760 | Dec 2014 | FR | national |
This application is a continuation of U.S. patent application Ser. No. 14/851,536 filed Sep. 11, 2015, which claims priority from French Application for Patent No 1461760 filed Dec. 2, 2014, the disclosures of which are incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
20120017962 | Skotnicki et al. | Jan 2012 | A1 |
20130206199 | Lassiter et al. | Aug 2013 | A1 |
20130255738 | Mitrovic et al. | Oct 2013 | A1 |
20150034138 | Himmer | Feb 2015 | A1 |
Number | Date | Country |
---|---|---|
103180983 | Jun 2013 | CN |
1016102 | Jan 1966 | GB |
2012222244 | Nov 2012 | JP |
2014154761 | Aug 2014 | JP |
200413240 | Aug 1992 | TW |
WO-2012070395 | May 2012 | WO |
Entry |
---|
English machine translation of Ito (WO 2012/070395) retrieved from Google Patents on Mar. 27, 2020. |
First Office Action and Search Report from co-pending CN Appl. No. 201510614149.3 dated Aug. 16, 2017 (8 pages). |
Second Office Action and Search Report for co-pending CN Appl. No. 201510614149.3 dated Mar. 20, 2018 (6 pages). |
INPI Search Report and Written Opinion for FR 1461760 dated Jul. 22, 2015 (8 pages). |
Kockmann, N., et al: “Microstructured In-Plane Thermoelectric Generators With Optimized Heat Path,” Transducers & Eurosensors '07, The 14th International Conference on Solid-State Sensors, Actuators and Microsystems, Lyon, France, Jun. 10-14, 200, pp. 133-136. |
Tarkhanyan, Roland H., et al: “Reduction of Thermal Conductivity in Porous “Gray” Materials,” APL Materials 2, 076107 (2014); doi: 10.1063/1.4886220 (8 pages). |
Xie, Jin et al: “Design Fabrication and Characterization of CMOS MEMS-Based Thermoelectric Power Generators,” Journal of Microelectromechanical Systems, vol. 19, No. 2 (Apr. 1, 2010), pp. 317-324. |
Number | Date | Country | |
---|---|---|---|
20180358535 A1 | Dec 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14851536 | Sep 2015 | US |
Child | 16047505 | US |