Voltages and current transients are major causes of integrated circuit failure in electronic systems. Transients are generated from a variety of sources both internal and external to the system. For instance, common sources of transients include normal switching operations of power supplies, AC line fluctuations, lightning surges, and electrostatic discharge (ESD).
Transient voltage suppressors (TVS) are commonly employed for protecting integrated circuits from damages due to the occurrences of transients or over-voltage conditions at the integrated circuit. TVS devices are either uni-directional devices or bi-directional devices. An increasing number of electronic devices require bi-directional TVS protection as these electronic devices are manufactured with components that are vulnerable to transient voltages having positive or negative voltage polarity. For instance, bi-directional TVS devices are used for protecting high-speed data lines in applications such as portable handheld devices, keypads, notebook computers, digital cameras, and portable GPS and MP3 players.
There are many schemes for implementing a bi-directional TVS. One such scheme is shown in
The monolithic bi-directional TVS devices shown in
Another type of bi-directional TVS is a low voltage punch-through TVS. Such a TVS may be implemented using an NPN or PNP configuration. A punchthrough diode based TVS is usually formed as a stacked structure of multiple doped layers, such as a four-layer structure including a P+/N/P+/P++ or N+/P/N+/N++ structure. In a P+/N/P+/P++ device the middle N-type layer is relatively thin, so the depletion width of the topmost P/N junction extends into the bottommost P/N junction.
In accordance with one aspect of the invention, a bidirectional transient voltage suppressor is provided. The bidirectional transient voltage suppressor includes a semiconductor substrate having a first conductivity type; a first epitaxial semiconductor layer having a second conductivity type formed on a first side of the semiconductor substrate; a second semiconductor layer having the first conductivity type formed on the first epitaxial semiconductor layer; and a first and second metallization layers disposed on a second side of the semiconductor substrate and the second semiconductor layer, respectively.
In accordance with another aspect of the invention, a method of forming a bidirectional transient voltage suppressor is provided. In accordance with the method, a first epitaxial semiconductor layer is formed. The first epitaxial layer has a second conductivity type formed on a first side of a semiconductor substrate having a first conductivity type. A second semiconductor layer having the first conductivity type is formed on the first epitaxial semiconductor layer. First and second metallization layers are formed on a second side of the semiconductor substrate and the second semiconductor layer, respectively.
The following description provides specific details for a thorough understanding of embodiments of a semiconductor device and formation process. However, one skilled in the art will understand that the device and process described herein may be practiced without these details. In other instances, well-known structures and functions have not been shown or described in detail to avoid unnecessarily obscuring the description of the embodiments described herein.
As detailed below, in accordance with one aspect of the disclosed subject matter, a bi-directional transient voltage suppressor (TVS) or Zener diode may be formed by appropriate modification of a bi-polar junction transistor (BJT). A BJT is a three terminal device that includes two P/N junctions formed from three differently doped regions.
If the base terminals in the BJTs shown in
As shown in
Metallization layers 650 and 660 are formed on the top and bottom surfaces of the device 600, respectively, to respectively establish an ohmic contact with the P-type layer 630 and the P-type substrate 610. In some implementations the metallization layers 650 and 660 may be formed, for example, from materials commonly used to form solder joints such as Ag or Ni—Au or materials commonly used to in wire bonding such as Al or Au.
An N-P-N bi-directional transient-voltage suppressor is also contemplated in accordance with subject matter disclosed herein.
The TVS 700 is formed on an N-type semiconductor substrate 710. On the N-type substrate 710 two regions or layers are grown. A first epitaxial P-type layer 720 is initially formed on the upper surface of N-type substrate 710. An N-type layer 730 is then formed on the upper surface of the P-type layer 720. The N-type layer 730 may be formed by an epitaxial deposition process. Alternatively, the N-type layer 730 may be formed using a doping process. For example, a N-type dopant such as phosphorus, for example, may be implanted into the upper surface of the P-type layer 720. In some implementations a dopant source such as arsenic implantation, phosphorus disc solid dopant source or a POCl3 liquid dopant source may be employed.
As shown in
Metallization layers 750 and 760 are formed on the top and bottom surfaces of the device 700, respectively, to respectively establish an ohmic contact with the N-type layer 730 and the N-type substrate 710. In some implementations the metallization layers 750 and 760 may be formed, for example, from materials commonly used to form solder joints such as Ag or Ni—Au or materials commonly used to in wire bonding such as Al or Au.
The TVS devices described above provide a number of advantages over conventional TVS devices. For example, during dice assembly the dice can be treated in the same way that uni-directional TVS or Zener dice are handled. Moreover, since layers are only formed on a single side of the dice with only metallization being applied to the other side, wafer processing is significantly simplified. Moreover, the thickness of the device can be substantially reduced because wafer thinning can be applied to the bottom side wafer during manufacturing without causing damage to the junctions or passivation layer. Wafer thinning may be performed, for example, by grinding the backside of the wafer after the semiconductor layers are formed but before metallization. The wafer may be thinned to some predefined target thickness (e.g., 8 mil, 6 mil, etc.). Accordingly, the devices may be configured as surface mount devices which are much thinner in height that conventional TVS surface mount devices.
The bi-directional TVS devices described herein are applicable to device having a wide range of different operating parameters. For example, devices may be provided which are operational at commonly employed breakdown voltages that range between 5V and 250V. The device may operate in accordance with punch-through breakdown or avalanche breakdown. The type of breakdown that arises may be determined, for example, by the thickness of the central N-type or P-type epitaxial layers (e.g., N-type layer 620 in
When the central N-type or P-type epitaxial layer is relatively thin, the top P/N junction (defined by layers 620 and 630 in
In some particular embodiments the central N-type or P-type epitaxial layers may have a thickness in the range of about 10-50 microns. If the central epitaxial layer is too thin, the top and bottom junction diffusion profiles may merge with one another. On the other hand, if the central epitaxial layer is too thick, it could be difficult to use only a single passivation layer to protect both junctions. A suitable range of resistivities for the central epitaxial layer may be, by way of example, 0.001 ohm-cm to about 5 ohm-cm.
A series of bi-directional TVS devices were manufactured to demonstrate that a symmetric I-V curve can be achieved.
While exemplary embodiments and particular applications of this invention have been shown and described, it is apparent that many other modifications and applications of this invention are possible without departing from the inventive concepts herein disclosed. It is, therefore, to be understood that, within the scope of the appended claims, this invention may be practiced otherwise than as specifically described, and the invention is not to be restricted except in the spirit of the appended claims. Though some of the features of the invention may be claimed in dependency, each feature may have merit if used independently.