Claims
- 1. A method of making a ferroelectric capacitor, said method comprising the steps of:forming an essentially smooth bottom electrode; depositing a liquid precursor on said bottom electrode to provide a precursor film, said precursor film being capable of yielding a ferroelectric layered superlattice material upon drying and annealing of said precursor film; drying said precursor film at a temperature less than 400° C. to provide a dried precursor residue; soft baking said dried precursor residue using RTP at an RTP temperature ranging from 625° C.525° C. to 725° C. for a period of time ranging from thirty seconds to five minutes to provide a soft baked precursor residue; and annealing said soft baked precursor residue.
- 2. The method of claim 1 wherein said step of depositing said liquid precursor includes spinning a wafer while contacting said wafer with said liquid precursor under conditions permitting said drying, soft baking, and annealing steps to produce a solid ferroelectric layered superlattice material corresponding to said precursor film, said solid layered superlattice material having a thickness ranging from 500 Å to 1100 Å.
- 3. The method of claim 1 wherein said step of depositing said liquid precursor includes spinning a wafer while contacting said wafer with said liquid precursor under conditions permitting said drying, soft baking, and annealing steps to produce a solid ferroelectric layered superlattice material corresponding to said precursor film, said solid layered superlattice material having a thickness ranging from 500 Å to 1000 Å.
- 4. The method of claim 1 wherein said step of depositing said liquid precursor includes spinning a wafer while contacting said wafer with said liquid precursor under conditions permitting said drying, soft baking, and annealing steps to produce a solid ferroelectric layered superlattice material corresponding to said precursor film, said solid layered superlattice material having a thickness ranging from 500 Å to 800 Å.
- 5. The method of claim 1 wherein said step of soft baking includes said RTP temperature ranging from 625° C. to 650° C.
- 6. The method of claim 5 wherein said step of annealing includes said anneal temperature ranging from 520° C. to 560° C.
- 7. The method of claim 1 wherein said RTP temperature is 650° C. and said anneal temperature is 550° C.
- 8. The method of claim 1 wherein said step of annealing includes said anneal temperature ranging from 500° C. to 600° C.
RELATED APPLICATIONS
This application is a divisional application of application Ser. No. 08/810,538 filed Mar. 3, 1997 now U.S. Pat. No. 6,265,738.
US Referenced Citations (12)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0448151 |
Sep 1991 |
EP |
05251258 |
Sep 1993 |
EP |
9629728 |
Sep 1996 |
WO |
Non-Patent Literature Citations (2)
Entry |
Eichorst et al., “Effects of platinum electrode structure on crystallinity and electrical properties of MOD—prepared PZT capacitors.” Ferroelectric Thin Films III Symposium, Mater. Res. Soc. (San Francisco, CA), p. 201-208 (Apr. 13-16, 1993).* |
Smolenskii et al. “Ferroelectrics and Related Materials,” Ferroelectricity and Related Phenomena. Gordon & Breach Science Publishers, vol. 3. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09/843230 |
Apr 2001 |
US |
Child |
10/359997 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
09/843230 |
Apr 2001 |
US |
Child |
10/359997 |
|
US |