Claims
- 1. A thin film field effect transistor comprising
- (a) an insulating substrate,
- (b) a polycrystalline semiconductor layer disposed on said insulating substrate,
- (c) a channel region disposed in said polycrystalline semiconductor layer, said channel region forming a conduction channel of a first conductivity type,
- (d) a gate electrode structure disposed on said channel region,
- (e) source and drain electrode structures disposed at opposite sides of said gate electrode structure and at opposite ends of said channel region, and
- (f) layer means disposed in said polycrystalline semiconductor layer between said insulating substrate and said channel region and extending between said source and drain electrode structures for suppressing formation of said conduction channel of said first conductivity type at said insulating substrate, said layer means being doped with impurities of a second conductivity type to reduce leakage current at said insulating substrate.
- 2. A thin film field effect transistor as claimed in claim 1, wherein said polycrystalline semiconductor layer is polycrystalline silicon.
- 3. A thin film field effect transistor as claimed in claim 2, wherein said layer means is polycrystalline silicon doped with boron.
- 4. A thin film field effect transistor according to claim 3, wherein said channel region is polycrystalline silicon passivated with hydrogen.
- 5. A thin film field effect transistor as claimed in claim 4, wherein highly doped contact regions are disposed at each end of said channel region to provide an ohmic contact respectively with said source electrode structure and said drain electrode structure.
- 6. A thin film field effect transistor comprising
- (a) an insulating glass substrate,
- (b) a polycrystalline silicon layer disposed on said glass substrate,
- (c) an intrinsic channel region disposed in said polycrystalline silicon layer, said channel region being passivated with hydrogen and providing a conduction channel of a first conductivity type,
- (d) an insulated gate electrode structure disposed on said channel region,
- (e) source and drain electrode structures disposed at opposite sides of said insulated gate electrode structure and at opposite ends of said channel region, and
- (f) a layer doped with impurities of a second conductivity type and extending in said polycrystalline silicon layer between the source and drain electrodes, said layer separating said glass substrate from said channel region to suppress formation of said conduction channel of said first conductivity type adjacent to said glass substrate in order to reduce leakage currents at said glass substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8915951 |
Jul 1989 |
GBX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/875,007, filed Apr. 24, 1992 now abandoned which is a continuation of Sr. No. 536,901, filed Jun. 12, 1990 now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
55-148464 |
Nov 1980 |
JPX |
61-22669 |
Jan 1986 |
JPX |
1-241854 |
Sep 1989 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Rodder et al., "Hot-Carrier Effects in Hydrogen Passivated p-Channel Polycrystalline-Si MOSFET's," IEEE Trans. on Electron Devices vol. ED-34 No. 5, May 1987. |
J. G. Fossum et al, "Anomalous Leakage Current in LPCVD Polysilicon MOSFET's", IEEE Transactions on Electron Devices, vol. ED-32, No. 9, Sep. 1985, pp. 1878-1884. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
875007 |
Apr 1992 |
|
Parent |
536901 |
Jun 1990 |
|