This application claims priority to Taiwanese Patent Application No. 103141714 filed on Dec. 2, 2014 in the Taiwanese Intellectual Property Office, the contents of which are incorporated by reference herein.
Embodiments of the present disclosure generally relate to semiconductor components, and more particularly, to a thin film transistor and an array substrate having the thin film transistor.
Metal oxide materials, such as indium zinc oxides (IZO) and indium gallium zinc oxides (IGZO) are widely used in thin film transistors (TFTs) to form a channel layer. The TFTs are widely used in electronic devices to serve as a switch component. When a voltage applied to a gate of the TFT exceeds a threshold voltage (Vth), the TFT can be turned on.
Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures and components have not been described in detail so as not to obscure the related relevant feature being described. The drawings are not necessarily to scale and the proportions of certain parts may be exaggerated to better illustrate details and features. The description is not to be considered as limiting the scope of the embodiments described herein.
The term “coupled” is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections. The connection can be such that the objects are permanently connected or releasably connected.
The present disclosure is described in relation to thin film transistor (TFT) which can be used in an array substrate of a display panel.
Referring to
When a voltage of the gate signals output from the gate line 11 exceeds a threshold voltage (Vth) of the TFT 100, a channel layer 103 (shown in
Referring to
In at least one embodiment, the shielding layer 140, the source 120, and the drain 130 can be made of the same materials in a same photo etching process (PEP). For example, a conductive layer can be deposited on the channel layer 103, and then the conductive layer can be patterned in the photo etching process using a photo mask to form the source 120, the drain 130, and the shielding layer 140. The conductive layer can be formed using metal materials or compound metal materials, such as molybdenum (Mo), aluminum (Al), chromium (Cr), copper (Cu), neodymium (Nd), or the compound materials thereof. In other embodiments, the conductive layer can be formed using non-metal conductive materials, such as transparent metal oxide materials. The conductive layer can be patterned to form the source 120, the drain 130, and the shielding layer 140 using a wet etching process.
Referring to
It should be understood that the shielding layer 140 can be coupled to the drain 130 and be separated from the source 120. That is, the shielding layer 140 can be integrated with the drain 130 and therefore serve as a portion of the drain 130.
Referring
In the third embodiment, the TFT 100 further includes a gate insulating layer 105 and a shielding layer 140. The gate 110 is formed on a substrate 101 and the gate insulating layer 103 is located on and covers the gate 110. The channel layer 103 is located on and covers the gate insulating layer 105, and the gate insulating layer 105 is thus sandwiched between the gate and the channel 103. The source 120, the drain 130, and the shielding layer 140 are located on a same layer. The shielding layer 140 is located between the source 120 and the drain 130. The TFT 100 further includes an etching stopping layer 107 located at a surface of the channel layer 103 adjacent to the source 120 and drain 130 to separate the source 120 from the drain 130. The etching stopping layer 107 can be made of transparent organic materials with light sensitivity performance. The etching stopping layer 107 is configured to prevent the channel layer 103 from being damaged in the etching process. A thickness of the etching stopping layer 107 is about one micrometer.
The etching stopping layer 107 defines two contact holes H1, H2 to expose a portion of the channel layer 103. The source 120 and the drain 130 are respectively filled into the two contact holes H1, H2 to contact with the channel layer 103. The two contact holes H1, H2 can be formed by etching the etching stopping layer 107 using a dry etching process, a plasma etching process, or a reactive ion etching (RIE) process. A distance between the two contact holes H1, H2 is about three micrometers to about five micrometers.
In at least one embodiment, the shielding layer 140 is located right above the etching stopping layer 107 and is between the source 120 and the drain 130. The shielding layer 140 is separated from the source 120 and the drain 130. A total distance of a first distance between the source 120 and the shielding layer 140 and a second distance between the drain 130 and the shielding layer 140 is less than a half of a distance between the source 120 and the drain 130. That is, a length of the shield layer 140 is greater than a half of the distance between the source 120 and the drain 130. The first distance between the source 120 and the shielding layer 140 can be equal to the second distance between the drain 130 and the shielding layer 140. A length of the source 120 is substantially equal to a length of the drain 130.
Referring to
In the fourth embodiment, the TFT 100 further includes a gate insulating layer 105 and a shielding layer 140. The gate 110 is formed on a substrate 101 and the gate insulating layer 103 is located on and covers the gate 110. The channel layer 103 is located on and covers the gate insulating layer 105, and the gate insulating layer 105 is thus sandwiched between the gate and the channel 103. The source 120, the drain 130, and the shielding layer 140 are located on a same layer. The shielding layer 140 is located between the source 120 and the drain 130. The TFT 100 further includes an etching stopping layer 107 located at a surface of the channel layer 103 adjacent to the source 120 and drain 130 to separate the source 120 from the drain 130. The etching stopping layer 107 can be made of transparent organic materials with light sensitivity performance. The etching stopping layer 107 is configured to prevent the channel layer 103 from being damaged in the etching process. A thickness of the etching stopping layer 107 is about one micrometer.
The etching stopping layer 107 defines two contact holes H1, H2 to expose a portion of the channel layer 103. The source 120 and the drain 130 are respectively filled into the two contact holes H1, H2 to contact with the channel layer 103. The two contact holes H1, H2 can be formed by etching the etching stopping layer 107 using a dry etching process, a plasma etching process, or a reactive ion etching (RIE) process. A distance between the two contact holes H1, H2 is about three micrometers to about five micrometers.
In at least one embodiment, the shielding layer 140 is located right above the etching stopping layer 107 and is between the source 120 and the drain 130. The shield layer is coupled to the source 120 and is separated from the drain 130. A distance between the drain 130 and the shielding layer 140 is less than a half of a distance between the source 120 and the drain 130. That is, a length of the shield layer 140 is greater than a half of the distance between the source 120 and the drain 130. A length of the source 120 is substantially equal to a length of the drain 130. The shielding layer 140 can be integrated with the source 120 and therefore serve as a portion of the source 120.
It should be understood that, in other embodiments, the shielding layer 140 can be coupled to the drain 130 and be separated from the source 120. That is, the shielding layer 140 can be integrated with the drain 130 and therefore serve as a portion of the drain 130.
Referring to
Referring to
In the sixth embodiment, the TFT 100 further includes a gate insulating layer 105 and a shielding layer 140. The gate 110 is formed on a substrate 101 and the gate insulating layer 103 is located on and covers the gate 110. The channel layer 103 is located on and covers the gate insulating layer 105, and the gate insulating layer 105 is thus sandwiched between the gate and the channel 103. The source 120, the drain 130, and the shielding layer 140 are located on a same layer. The shielding layer 140 is located between the source 120 and the drain 130. The TFT 100 further includes an etching stopping layer 107 located at a surface of the channel layer 103 adjacent to the source 120 and drain 130 to separate the source 120 from the drain 130. The etching stopping layer 107 can be made of transparent organic materials with light sensitivity performance. The etching stopping layer 107 is configured to prevent the channel layer 103 from being damaged in the etching process. A thickness of the etching stopping layer 107 is about one micrometer.
A length of the etching stopping layer 107 is less than a length of the channel layer 103. The channel layer 103 is exposed out from two opposite sides of the etching stopping layer 107. The source 120 and the drain 130 are respectively located at the two opposite sides of the etching stopping layer 107 to contact with the channel layer 103. The shielding layer 140 is located right above the etching stopping layer 107 and is between the source 120 and the drain 130. The shielding layer 140 is separated from the source 120 and the drain 130. A total distance of a first distance between the source 120 and the shielding layer 140 and a second distance between the drain 130 and the shielding layer 140 is less than a half of a distance between the source 120 and the drain 130. That is, a length of the shield layer 140 is greater than a half of the distance between the source 120 and the drain 130. The first distance between the source 120 and the shielding layer 140 can be equal to the second distance between the drain 130 and the shielding layer 140. A length of the source 120 is substantially equal to a length of the drain 130.
Referring to
In the seventh embodiment, in the sixth embodiment, the TFT 100 further includes a gate insulating layer 105 and a shielding layer 140. The gate 110 is formed on a substrate 101 and the gate insulating layer 103 is located on and covers the gate 110. The channel layer 103 is located on and covers the gate insulating layer 105, and the gate insulating layer 105 is thus sandwiched between the gate and the channel 103. The source 120, the drain 130, and the shielding layer 140 are located on a same layer. The shielding layer 140 is located between the source 120 and the drain 130. The TFT 100 further includes an etching stopping layer 107 located at a surface of the channel layer 103 adjacent to the source 120 and drain 130 to separate the source 120 from the drain 130. The etching stopping layer 107 can be made of transparent organic materials with light sensitivity performance. The etching stopping layer 107 is configured to prevent the channel layer 103 from being damaged in the etching process. A thickness of the etching stopping layer 107 is about one micrometer.
A length of the etching stopping layer 107 is less than a length of the channel layer 103. That is, the etching stopping layer 107 is shorter than the channel layer 103. The channel layer 103 is exposed out from two opposite sides of the etching stopping layer 107. The source 120 and the drain 130 are respectively located at the two opposite sides of the etching stopping layer 107 to contact with the channel layer 103. The shielding layer 140 is located right above the etching stopping layer 107 and is between the source 120 and the drain 130. The shielding layer 140 is coupled to the source 120 and is separated from the drain 130. A distance between the drain 130 and the shielding layer 140 is less than a half of a distance between the source 120 and the drain 130. That is, a length of the shield layer 140 is greater than a half of the distance between the source 120 and the drain 130. A length of the source 120 is substantially equal to a length of the drain 130. The shielding layer 140 can be integrated with the source 120 and therefore serve as a portion of the source 120.
Referring to
As described above, the TFT 100 of the present disclosure includes a shielding layer 140 located right above the channel layer 103 which is made from metal oxide materials. The shielding layer 140 can prevent a portion of the light from transmitting to the channel layer 103, and the stability of the TFT 100 is thus improved.
It should be understood that, in other embodiments, the shielding layer 140 can be coupled to the drain 130 and be separated from the source 120. That is, the shielding layer 140 can be integrated with the drain 130 and therefore serve as a portion of the drain 130.
The embodiments shown and described above are only examples. Even though numerous characteristics and advantages of the present technology have been set forth in the foregoing description, together with details of the structure and function of the present disclosure, the disclosure is illustrative only, and changes may be made in the detail, including in matters of shape, size and arrangement of the parts within the principles of the present disclosure up to, and including, the full extent established by the broad general meaning of the terms used in the claims.
Number | Date | Country | Kind |
---|---|---|---|
103141714 | Dec 2014 | TW | national |