Claims
- 1. A thin film transistor manufacturing method, comprising:a first step of forming a refractory metal film on one main surface of a substrate and of forming a gate electrode by etching the refractory metal film into a specified pattern; a second step of forming a gate insulating film on said substrate so as to cover said gate electrode and of forming a semiconductor film on the gate insulating film; a third step of forming an insulating film with a predetermined film thickness on said semiconductor film and of forming a stopper by etching the insulating film into a pattern corresponding to said gate electrode; a fourth step of forming an interlayer insulating film on said semiconductor film so as to cover said stopper; and a fifth step of heating said semiconductor film and said interlayer insulating film to a predetermined temperature and of introducing hydrogen ions included in said interlayer insulating film into said semiconductor film, wherein said third step including a step of forming a silicon oxide film as said insulating film to have a film thickness of 800 angstroms to 1200 angstroms.
- 2. The manufacturing method of a thin film transistor according to claim 1, wherein at said third step, a resist applied on a silicon oxide film formed to have a predetermined film thickness is exposed from the back side of said substrate by using said gate electrode as a mask, thereby forming an etching mask pattern.
- 3. The manufacturing method of a thin film transistor according to claim 1, wherein in said fourth step, a step of forming a silicon oxide film to have a first film thickness so as to contact said semiconductor film and of forming a silicon nitride film to have a second film thickness so as to be in contact with the silicon oxide film, is included.
- 4. The manufacturing method of a thin film transistor according to claim 3, wherein the total film thickness of said stopper and said silicon oxide film is set so as to be a value equal or less than the square root of a value determined by multiplying the film thickness of said silicon nitride by 8000 angstroms.
- 5. The manufacturing method of a thin film transistor according to claim 3, wherein the total film thickness of said stopper and said silicon oxide film is set so as to be a value equal or less than the square root of a value determined by multiplying the film thickness of said silicon nitride by 4000 angstroms.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-270893 |
Oct 1997 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. patent application Ser. No. 09/162,836, filed on Sep. 29, 1998, which is herein incorporated by reference in its entirety, U.S. Pat. No. 6,191,452.
US Referenced Citations (32)
Foreign Referenced Citations (6)
Number |
Date |
Country |
358137215 |
Aug 1983 |
JP |
64-32678 |
Feb 1989 |
JP |
401053559 |
Mar 1989 |
JP |
4-239731 |
Aug 1992 |
JP |
7-162008 |
Jun 1995 |
JP |
9-82982 |
Mar 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
Wolf, Silicon Processing for the VLSI Era, vol. 1, 1986, p. 552. |