This application claims the priority benefit of Taiwan application serial no. 98111847, filed Apr. 9, 2009. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of specification.
1. Field of the Invention
The present invention relates to a semiconductor device and a manufacturing method thereof, and more particularly, to a thin film transistor (TFT) and a manufacturing method thereof.
2. Description of Related Art
Most semiconductor devices require driving switches for driving the same. To give an example, an actively driven display apparatus usually incorporates a thin film transistor (TFT) as a driving switch. In addition, TFTs are generally categorized into amorphous silicon (a-Si) TFTs and low temperature poly-silicon (LTPS) TFTs according to materials adopted for making channel region thereof. Compared with the a-Si TFTs, the LTPS TFTs have low power consumption and high electron mobility, and thus receive more attention in the market.
However, in the LTPS TFTs, the distribution of the grain boundary within the channel region is mostly inconsistent, so as to cause an uneven electrical property of the devices. In other words, different numbers of grain boundaries within the channel region of the device or even different positions of the grain boundaries would result differences in the electrical properties between the LTPS TFTs, thereby affecting device efficiency.
A thin film transistor (TFT) is provided in the present invention, in which the TFT has a characteristic of low leakage current as grains within channel region between a source and a drain are formed on predetermined positions.
A manufacturing method of a TFT is further provided in the present invention, in which grains within channel region have greater grain size.
Another manufacturing method of a TFT is provided in the present invention, in which channel region have better grain arrangements.
A manufacturing method of a TFT is provided in the present invention. Firstly, a bottom gate is formed on a substrate. Moreover, a first gate insulating layer is formed on the substrate. The first gate insulating layer covers the bottom gate and includes a first flat portion, a second flat portion, and a stair portion. The first flat portion is disposed directly above the bottom gate, the second flat portion is disposed above a portion of the substrate which is not covered by the bottom gate, and the stair portion is disposed between the first flat portion, the second flat portion, and the bottom gate. Next, an amorphous semiconductor layer is formed on the first gate insulating layer, where the amorphous semiconductor layer covers the bottom gate and the substrate, so that the amorphous semiconductor layer includes an uneven upper surface through the stair portion. Thereafter, a laser annealing process is performed to the amorphous semiconductor layer through the uneven upper surface so as to transform the amorphous semiconductor layer into a polycrystalline semiconductor layer having a smaller-crystallizing-section and a greater-crystallizing-section. The smaller-crystallizing-section corresponds to the stair portion, and the greater-crystallizing-section corresponds to the first flat portion. Moreover, a grain size in the greater-crystallizing-section is greater than that in the smaller-crystallizing-section. Afterwards, a second gate insulating layer, an upper gate, and a patterned photoresist layer are sequentially formed on the polycrystalline semiconductor layer. A pattern of the upper gate, the patterned photoresist layer, and a pattern of the aforementioned bottom gate are defined by the same photo-mask. Later, an ion implementation process is performed to the polycrystalline semiconductor layer by using the second gate insulating layer, the upper gate, and the patterned photoresist layer as a mask for forming a source and a drain in the polycrystalline semiconductor layer. Subsequently, an etching process is performed, where the etching process has an etching selectivity to the upper gate and the patterned photoresist layer, so that a length of the upper gate is shorter than a length of the bottom gate.
A TFT including a substrate, a bottom gate, a first gate insulating layer, a polycrystalline semiconductor layer, a second gate insulating layer, and an upper gate is further provided in the present invention. The bottom gate is disposed on the substrate, and the first gate insulating layer covers the bottom gate. Here, the first gate insulating layer has a first flat portion, a second flat portion, and a stair portion. The first flat portion is disposed directly above the bottom gate, the second flat portion is disposed above a portion of the substrate which is not covered by the bottom gate, and the stair portion is disposed between the first flat portion, the second flat portion, and the bottom gate. The polycrystalline semiconductor layer is disposed on the first gate insulating layer above the bottom gate. The polycrystalline semiconductor layer has a greater-crystallizing-section and a smaller-crystallizing-section. Moreover, the smaller-crystallizing-section corresponds to the stair portion, and the greater-crystallizing-section corresponds to the first flat portion. A source and a drain are disposed outside of the greater-crystallizing-section, and a grain size in the greater-crystallizing-section is greater than a grain size in the smaller-crystallizing-section. The second gate insulating layer is disposed on the polycrystalline semiconductor layer. The upper gate is disposed on the second gate insulating layer. Here, a length of the upper gate is shorter than a length of the bottom gate.
In one embodiment of the TFT and the manufacturing method of the TFT in the present invention, the length of the upper gate substantially ranges from 0.3 micrometer (μm) to 1.8 μm, and the length of the bottom gate substantially ranges from 0.5 μm to 2.0 μm.
In one embodiment of the manufacturing method of the TFT in the present invention, in the etching process, an etching selectivity ratio of the upper gate to the patterned photoresist layer substantially ranges from 23 to 25.
In one embodiment of the manufacturing method of the TFT in the present invention, a removal of the patterned photoresist layer is further included.
A manufacturing method of a TFT is further provided in the present invention. First of all, a bottom gate is formed on a substrate. Next, an insulating spacer is formed on a sidewall of the bottom gate. Moreover, a first gate insulating layer is formed on the substrate to cover the bottom gate and the insulating spacer. The first gate insulating layer includes a first flat portion, a second flat portion, and a stair portion. The first flat portion is disposed directly above the bottom gate. The second flat portion is disposed above a portion of the substrate which is not covered by the bottom gate and the insulating spacer. In addition, the stair portion is disposed between the first flat portion, the second flat portion, and the insulating spacer. Next, an amorphous semiconductor layer is formed on the first gate insulating layer, where the amorphous semiconductor layer covers the bottom gate, the insulating spacer, and the substrate, so that the amorphous semiconductor layer has an uneven upper surface through the stair portion. Thereafter, a laser annealing process is performed to the amorphous semiconductor layer through the uneven upper surface so as to transform the amorphous semiconductor layer into a polycrystalline semiconductor layer having a smaller-crystallizing-section and a greater-crystallizing-section. The smaller-crystallizing-section corresponds to the stair portion, and the greater-crystallizing-section corresponds to the first flat portion. Moreover, a grain size in the greater-crystallizing-section is greater than that in the smaller-crystallizing-section. Afterwards, a second gate insulating layer and an upper gate are sequentially formed on the polycrystalline semiconductor layer. Subsequently, an ion implementation process is performed to the polycrystalline semiconductor layer by using the second gate insulating layer and the upper gate as a mask to form a source and a drain in the polycrystalline semiconductor layer.
A TFT including a substrate, a bottom gate, an insulating spacer, a first gate insulating layer, a polycrystalline semiconductor layer, a second gate insulating layer, and an upper gate is further provided in the present invention. The bottom gate is disposed on the substrate, and the insulating spacer is disposed on a sidewall of the bottom gate. Furthermore, the first gate insulating layer is disposed on the substrate and covers the bottom gate and the insulating spacer. The first gate insulating layer includes a first flat portion, a second flat portion, and a stair portion. The first flat portion is disposed directly above the bottom gate. The second flat portion is disposed above a portion of the substrate which is not covered by the bottom gate and the insulating spacer. In addition, the stair portion is disposed between the first flat portion, the second flat portion, and the insulating spacer. The polycrystalline semiconductor layer is disposed on the first gate insulating layer above the bottom gate. The polycrystalline semiconductor layer has a greater-crystallizing-section and a smaller-crystallizing-section. Moreover, the smaller-crystallizing-section corresponds to the stair portion, and the greater-crystallizing-section corresponds to the first flat portion. Also, a source and a drain are disposed outside of the greater-crystallizing-section. The second gate insulating layer is disposed on the polycrystalline semiconductor layer, and a grain size in the greater-crystallizing-section is greater than that in the smaller-crystallizing-section. The upper gate is disposed on the second gate insulating layer.
In one embodiment of the two manufacturing methods of the TFT in the present invention, after the laser annealing process is performed through the uneven upper surface, a grain size in the greater-crystallizing-section is substantially greater than 0.5 μm.
In one embodiment of the two TFTs in the present invention, a grain size in the greater-crystallizing-section is substantially greater than 0.5 μm.
In one embodiment of the two manufacturing methods of the TFT in the present invention, the following steps are further included. Firstly, a passivation layer is formed on the first gate insulating layer, the polycrystalline semiconductor layer, and the upper gate. Next, the passivation layer is patterned to form a plurality of contact openings corresponding to the source, the drain, and the upper gate in the passivation layer. Afterwards, a plurality of contact conductors, which is electrically connected to the source, the drain, and the upper gate, is formed in the contact openings.
In one embodiment of the two TFTs in the present invention, the TFT further includes a passivation layer and a plurality of contact conductors. The passivation layer has a plurality of contact openings corresponding to the source, the drain, and the upper gate. The contact conductors are formed in the contact openings and electrically connected to the source, the drain, and the upper gate.
By using the manufacturing method of the TFT in the present invention, the TFT of the present invention is formed, where the TFT of the present invention has dual gates. Besides, the channel region between the source and the drain of the TFT in the present invention have greater grain size and better grain arrangement. Overall, the TFT of the present invention has the advantage of low leakage current.
In order to make the aforementioned and other features and advantages of the present invention more comprehensible, several embodiments accompanied with figures are described in detail below.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
FIG. 2E′ is a partial top view of the TFT in
It should be noted that in the present embodiment, a length L1 of the bottom gate 220 is different from a length L2 of the upper gate 240. To be more specific, the length L2 of the upper gate 240 in the present embodiment is shorter than the length L1 of the bottom gate 220. Such a structure facilitates the reduction in leakage currents of the TFT 200. In addition, in the present embodiment, the length L1 of the bottom gate 220 substantially ranges from 0.5 micrometers (μm) to 2.0 μm while the length L2 of the upper gate 240 substantially ranges from 0.3 μm to 1.8 μm.
From another perspective, the polycrystalline semiconductor layer 230 of the present embodiment is divided into a greater-crystallizing-section GG and a smaller-crystallizing-section GS according to grain sizes. Here, a grain size in the greater-crystallizing-section GG is greater than that in the smaller-crystallizing-section GS. As shown in
Furthermore, when the TFT 200 is conductive, channel region is formed between the source 230S and the drain 230D, and a driving current flows from the source 230S to the drain 230D via the channel region. Conventionally, grain boundaries that are perpendicular to a direction of the driving current are present in the polycrystalline semiconductor layer. These grain boundaries obstruct the driving current in the channel region, and the degree of obstruction elevates as the number of grain boundaries increases. In the present embodiment, grains in the polycrystalline semiconductor layer 230, which are disposed above the bottom gate 220, have greater grain size and therefore less number of grain boundaries. Consequently, the obstruction of the current in the channel region can be reduced, thereby increasing a carrier mobility of the TFT 200.
Based on the TFT 200 aforementioned, the present embodiment further provides a manufacturing method of the TFT 200.
Thereafter, a photo-mask M is adopted to perform a photolithographic process for patterning the photoresist material layer PR1. The patterned photoresist material layer (not shown) is used as a mask to perform an etching process to the first doping semiconductor layer 220a for forming a bottom gate 220 as shown in
Furthermore, referring to
As aforementioned, the first gate insulating layer GI1 of the present embodiment has a first flat portion PS1, a second flat portion PS2, and a stair portion SS. The first flat portion PS1 is disposed directly above the bottom gate 220. The second flat portion PS2 is disposed above a portion of the substrate 210 which is not covered by the bottom gate 220. Moreover, the stair portion is disposed between the first flat portion PS1, the second flat portion PS2, and the bottom gate 220. It should be noted that the stair portion SS of the present embodiment facilitates the formation of the polycrystalline semiconductor layer with greater grain size in the following manufacturing process (details thereof are illustrated later).
Next, referring to
Thereafter, referring to
As aforementioned, in the present embodiment, the laser annealing process P1 is performed to the amorphous semiconductor layer 230a through the uneven upper surface S1, so that the amorphous semiconductor layer 230a crystallizes and forms a greater-crystallizing-section GG with greater grain size and a smaller-crystallizing-section GS with smaller grain size. In the present embodiment, the grain size in the greater-crystallizing-section GG of the polycrystalline semiconductor layer 230 is greater than 0.5 μm, and generally ranges from 0.5 μm to 1 μm. In one embodiment, the grain size in the greater-crystallizing-section GG is greater than 1 μm.
Referring to
Afterwards, referring to
It should be noted that in the present embodiment, the photo-mask M for forming a pattern of the bottom gate 220 is adopted to form the patterned photoresist layer PR2 and the patterned second doping semiconductor layer 240a′. In other words, in the present embodiment, patterns of the patterned second doping semiconductor layer 240a′, the patterned photoresist layer PR2, and the bottom gate 220 are defined by the same photo-mask M. At this time, the lengths of the bottom gate 220 and the patterned second doping semiconductor layer 240a′ are both L1.
Referring to
Thereafter, referring to
The framework of the TFT 200 and the manufacturing method thereof in the present embodiment are illustrated above. In practice, a plurality of TFTs 200 is generally manufactured so as to be incorporated into actual products. Hence, the polycrystalline semiconductor layers 230 in these TFTs 200 are further patterned to form a plurality of island-shaped polycrystalline semiconductor layers that are not connected to each other, thereby isolating the TFTs 200.
In the present embodiment, a passivation layer (the details thereof are illustrated later) and a plurality of contact conductors (the details thereof are illustrated later) which is electrically connected to the source 230S, the drain 230D, and the upper gate 240 are further formed. Besides, the patterned photoresist layer PR2 (shown in
The concept to be illustrated in the present embodiment is similar to that of the first embodiment. The main difference between the two is that in the present embodiment, a length of a bottom gate of a TFT is generally similar to that of an upper gate, but a sidewall of the bottom gate includes an insulating spacer.
From another perspective, the polycrystalline semiconductor layer 430 of the present embodiment is divided into a greater-crystallizing-section GG and a smaller-crystallizing-section GS according to grain sizes. Here, a grain size in the greater-crystallizing-section GG is greater than that in the smaller-crystallizing-section GS. As shown in
As illustrated above, the insulating wall 422 is formed beside the sidewall W of the bottom gate 420 in the present embodiment. Such a structure allows the polycrystalline semiconductor layer 430 above the bottom gate 420 to have a better grain characteristic, thereby reducing a leakage current of the TFT 400. In details, in the present embodiment, grains in the polycrystalline semiconductor layer 430, which is disposed above the bottom gate 420, have a greater grain size and therefore less number of grain boundaries. Hence, the obstruction of the current in channel region is reduced, thereby increasing a carrier mobility of the TFT 400.
According to the TFT 400 aforementioned, the present embodiment further provides a manufacturing method of the TFT 400.
Next, referring to
Furthermore, referring to
As aforementioned, the first gate insulating layer GI1 of the present embodiment has a first flat portion PS1, a second flat portion PS2, and a stair portion SS. The first flat portion PS1 is disposed directly above the bottom gate 420. The second flat portion PS2 is disposed above a portion of the substrate 410 which is not covered by the bottom gate 420 and the insulating spacer 422. Moreover, the stair portion SS is disposed between the first flat portion PS1, the second flat portion PS2, and the insulating spacer 422. It should be noted that the stair portion SS of the present embodiment facilitates a formation of the polycrystalline semiconductor layer with greater grain size in the following manufacturing process (the details are illustrated later).
Subsequently, referring to
Thereafter, referring to
As mentioned above, in the present embodiment, the laser annealing process P4 is performed to the amorphous semiconductor layer 430a through the uneven upper surface S3 for forming the greater-crystallizing-section GG with greater grain size and the smaller-crystallizing-section GS with smaller grain size. In the present embodiment, a grain size in the polycrystalline semiconductor layer 430 is substantially greater than 0.5 μm. In one embodiment, the grain size in the greater-crystallizing-section GG substantially ranges from 0.5 μm to 1 μm.
Thereafter, referring to
Next, referring to
In practice, the polycrystalline semiconductor layer 430 can be further patterned to form a plurality of island-shaped polycrystalline semiconductor layers that is not connected to each other.
After that, as illustrated in
Besides, it should be illustrated that the present invention is not limited to all of the embodiments aforementioned. To give an example, in another embodiment, the two embodiments aforementioned can be further combined to form the TFT with the length of the upper gate shorter than the length of the bottom gate and having two structures of the insulating spacers beside the bottom gate.
In summary, the TFT of the present invention has characteristics of having dual gates and having greater grain size in the channel region, and consequently has advantages of low current, high carrier mobility, and the like. In addition, in the manufacturing method of the TFT in the present invention, grains are formed on the predetermined positions in the channel region, so that the channel region has a better grain arrangement. Overall, by using the manufacturing method of the TFT in the present invention, the TFT with a better device characteristic is manufactured.
Although the present invention has been described with reference to the above embodiments, it will be apparent to one of the ordinary skill in the art that modifications to the described embodiment may be made without departing from the spirit of the invention. Accordingly, the scope of the invention will be defined by the attached claims not by the above detailed descriptions.
Number | Date | Country | Kind |
---|---|---|---|
98111847 | Apr 2009 | TW | national |