1. Field of the Invention
The present invention relates to a thin-film transistor which is incorporated into a liquid crystal display device and the like and is capable of reducing dispersion in threshold voltage, and to a method of fabricating the same.
2. Description of the Background Art
In a liquid crystal display device of an active matrix method, a thin-film transistor of amorphous silicon has been widely used for a switching device of a liquid crystal display pixel, since a semiconductor active layer can be uniformly formed even on a substrate of a large area at a relatively low temperature. Recently, a thin-film transistor of polycrystalline silicon has been used due to its larger field effect mobility than a thin-film transistor of amorphous silicon. Providing a thin-film transistor of polycrystalline silicon for a switching device of a display pixel as well as a peripheral driving circuit device on the same substrate makes it possible to produce a high quality display device at reduced cost.
Such a thin-film transistor mainly employs a top gate type having a gate insulating layer and a gate electrode formed on a semiconductor active layer.
Recently, due to larger substrates and application to less expensive glass substrates, it has become more common that a polycrystalline silicon oxide film is formed by a low temperature process. In order to form silicon oxide by a low temperature process, it is necessary to use a plasma CVD (plasma chemical vapor deposition) method instead of a thermal oxidation method. Compared with a thermal oxidation method, however, a plasma CVD method has a problem that the film quality tends to be reduced due to dispersion in crystallinity of a silicon oxide film formed. This reduced film quality leads to increase and dispersion in the threshold voltage of a thin-film transistor.
As a method to reduce variation in threshold voltage and resistance in a low concentration impurity injection region as well as to provide excellent electric properties, for example, Japanese Patent laying-open No. 2000-260995 describes a method of fabricating a thin-film semiconductor device by successively forming an undercoating film and an amorphous silicon film to a predetermined film thickness on an insulating substrate in vacuum, and continuously applying laser annealing to the amorphous silicon film without being exposed to the atmosphere to make a polysilicon film.
With this method, an interface corresponding to a channel portion of a transistor is formed without being exposed to the atmosphere and a clean interface including no impurity is formed.
However, it is difficult to eliminate non-uniformity of crystallinity in a polysilicon film formed by a low temperature process by only preventing an impurity from entering from the atmosphere.
Japanese Patent laying-open No. 2000-323717 describes a thin-film transistor, wherein an insulating undercoating thin-film layer covering a glass substrate includes a silicon nitride film and a silicon oxide film covering the silicon nitride film, and a silicon oxide film has a thickness of at least 100 nm.
In this method, by making a silicon oxide film to a thickness of at least 100 nm to provide an interface between a silicon nitride film and a silicon oxide film away from a semiconductor active layer, it is possible to reduce an effect on the semiconductor active layer caused by an interfacial charge on the interface and stabilize threshold voltage for variation and dispersion in the film thickness of the silicon oxide film. However, with this method, if either a silicon nitride film or a silicon oxide film is deposited by a plasma CVD method, it is difficult to reduce variation in the threshold voltage caused by non-uniformity of crystallinity in both silicon films.
Japanese Patent laying-open No. 2002-141510 proposes a thin-film transistor having polycrystalline semiconductor of an average roughness of at least 5 nm and not more than 10 nm formed on an insulating substrate. In this method, the average roughness of a polycrystalline silicon film obtained after laser annealing is controlled by controlling a film thickness of a silicon oxide film existing on the surface of an amorphous silicon film before laser annealing. Since the average roughness can be regarded as an indicator of crystal grain size, a polycrystalline silicon oxide film having reduced dispersion in crystallinity can be formed by the above method. However, controlling a film thickness provides limited improvement of the film quality of a polycrystalline silicon film, and it is difficult to improve the film quality to a satisfactory level.
Further, Japanese Patent laying-open No. 2002-190604 proposes a thin-film transistor with each concentration of at least one impurity element present on an interface between a semiconductor thin film and a gate insulating film of not more than 3×1011 atoms/cm2. If an impurity diffusion barrier film and amorphous silicon are sequentially formed by a process without being exposed to the atmosphere using a plasma CVD method, for example, the concentration of an impurity on the interface between the semiconductor thin-film and the gate insulating film can be reduced while dispersion in crystallinity of polycrystalline silicon is large and it is difficult to improve the film quality of a polycrystalline silicon film to a satisfactory level.
The present invention relates to a thin-film transistor which solves the above described problems to reduce dispersion in the threshold voltage and provide excellent display quality and reliability, and to a method of fabricating the same.
The present invention relates to a thin-film transistor including an insulating undercoating layer formed for a substrate, a semiconductor active layer of polycrystalline silicon formed on the insulating undercoating layer, and a gate electrode formed insulated on the semiconductor active layer, wherein the insulating undercoating layer include a silicon oxide film layer formed of tetraethoxysilane by a plasma CVD method.
The concentration of carbon atoms of the silicon oxide film layer is preferably within a range of 6×1019 atoms/cm3 to 1×1020 atoms/cm3.
The concentration of nitride atoms of the silicon oxide film layer is preferably not more than 3×1019 atoms/cm3.
It is especially preferable that the concentration of carbon atoms of the silicon oxide film layer is within a range of 6×1019 atoms/cm3 to 1×1020 atoms/cm3 while the concentration of nitride atoms is set to not more than 3×1019 atoms/cm3.
Further, the present invention relates to a method of fabricating a thin-film transistor including the following steps of:
In the above method, the step of forming a silicon nitride film layer on the substrate is preferably provided before the step of forming a silicon oxide film layer.
According to the present invention, with a plasma CVD method using TEOS as a material, an insulating undercoating layer of a silicon oxide film having uniform and high crystallinity and being small in level is formed. Thus, it is possible to provide a thin-film transistor having reduced dispersion in threshold voltage and being excellent in display quality, reliability and electric properties.
The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
The present invention is characterized in that an insulating undercoating layer is provided in order to prevent the reduction in voltage properties due to diffusion of an impurity from a substrate into a semiconductor active layer that is especially problematic when the substrate is a glass substrate. The insulating undercoating layer of the present invention is of a silicon oxide layer formed by a plasma CVD method using TEOS as a material.
The concentration of carbon atoms of the silicon oxide layer is preferably set within a range of 6×1019 atoms/cm3 to 1×1020 atoms/cm3. The thin-film transistor properties significantly depend on the level of an undercoating layer, while, in the present invention, since TEOS is employed as a material for the silicon oxide film layer formed as an insulating undercoating layer, it is possible to form a silicon oxide film layer with less level than when employing SiH4 and to reduce the threshold voltage and a value S. The concentration of carbon atoms of the silicon oxide film layer of at least 6×1019 atoms/cm3 ensures excellent electrical properties, and if the concentration is not more than 1×1020 atoms/cm3, degradation in electrical properties due to production of silicon carbide is avoided.
The concentration of nitride atoms in the silicon oxide film layer of the present invention is preferably not more than 3×1019 atoms/cm3. In this case, the concentration of an impurity is limited under a predetermined value so that degradation in transistor properties due to variation in resistance value is avoided.
Further, it is especially preferable that the concentration of carbon atoms of the silicon oxide film layer is set within a range of 6×1019 atoms/cm3 to 1×1020 atoms/cm3 and the concentration of nitride atoms is set to not more than 3×1019 atoms/cm3 since the threshold voltage in a thin-film transistor can be effectively reduced.
While the silicon oxide layer as an insulating undercoating layer may be formed directly on the substrate, another layer may be interposed between the substrate and the silicon oxide film layer. More specifically, it is preferable that after a silicon nitride film layer is formed on the substrate, the silicon oxide film layer is formed on the silicon nitride film layer. In this case, by forming a silicon nitride film layer with higher ability than the silicon oxide film layer to prevent diffusion of an impurity between the substrate and the silicon oxide film layer, increase in threshold voltage due to transfer of an impurity from the substrate to the semiconductor active layer is effectively prevented.
Preferable examples now will be described with reference to the drawings.
As shown in
The thickness of silicon nitride film layer 2 can be made to at least 50 nm, for example. In this case, the silicon nitride film layer serves well as a diffusion barrier layer. The thickness of insulating undercoating layer 3 can be made to a range of 200 nm to 300 nm, for example. The thickness of the insulating undercoating layer is preferably at least 200 nm since diffusion of an impurity from the substrate to the semiconductor active layer is limited so that the threshold voltage of a thin-film transistor is effectively reduced. The thickness is preferably not more than 300 nm in terms of excellent productivity.
In the present invention, TEOS is employed as a material for a silicon oxide film layer formed as insulating undercoating layer 3. A silicon oxide film layer formed of TEOS is uniform in crystallinity and small in level so that the threshold voltage of a thin-film transistor can be reduced.
Then, an amorphous silicon film to make a semiconductor active layer is formed by a parallel-plate RF plasma CVD method and the like, as shown
After the amorphous silicon film is formed, for example, a heat treatment is performed in an atmosphere of nitride to deaerate hydrogen within a film. Then, semiconductor active layer 4 of a polycrystalline silicon film is formed by applying XeCl excimer laser to the amorphous silicon film to cause it to melt and recrystallize for polycrystallization, for example.
Then, the polycrystalline silicon film is patterned by photolithography to form semiconductor active layer 4 of an island shaped polycrystalline silicon film of a thickness of about 50 nm, as shown in
Then, using gate electrode 6 as a mask, a source region 7 and a drain region 8 are formed, for example, by injecting phosphorus using an ion doping device or the like into semiconductor active layer 4 through gate insulating film 5 at an acceleration voltage of 50 keV and a dose of about 1.5×1015 atoms/cm2, as shown
Then, annealing is performed again to activate a dopant impurity.
After a silicon oxide film is deposited by a plasma CVD method and the like and an interlayer insulating layer 9 is formed as shown in
Then, for example, wiring of Cr is deposited by sputtering and the like and is patterned by photolithography to form a source electrode 10 and a drain electrode 11, as shown in
Thus, a thin-film transistor according to the present invention is completed.
The present invention now will be described with reference to examples, but it is not intended to be limited thereto.
(1) Forming of an Insulating Undercoating Layer
On a glass substrate, a silicon nitride film layer was formed to a thickness of 50 nm and a silicon oxide film layer as an insulating undercoating layer was formed to a thickness of 200 nm by a parallel-plate RF plasma CVD method, respectively. Then, an amorphous silicon film layer was formed to a thickness of 50 nm by a parallel-plate RF plasma CVD method. In the present example, TEOS was used as a material for the insulating undercoating layer of a silicon oxide film and the amorphous silicon film layer. Subsequently, a heat treatment was performed in an atmosphere of nitride to deaerate hydrogen within a film, and the amorphous silicon film was then irradiated with XeCl excimer laser to make a polycrystalline silicon film.
Then, the polycrystalline silicon film was patterned by photolithography to form a semiconductor active layer of an island shaped polycrystalline silicon film of a thickness of 50 nm, and a silicon oxide film was deposited on the semiconductor active layer by a plasma CVD method to form a gate insulating film. Then, a Cr film was formed to a thickness of 200 nm on the gate insulating film by sputtering and was patterned by photolithography to form a gate electrode.
Then, using the gate electrode as a mask, phosphorus was injected by an ion doping device into the semiconductor active layer through the gate insulating film at an acceleration voltage of 50 keV and a dose of 1.5×1015 atoms/cm2 to form a source region and a drain region. Subsequently, annealing was performed again to activate a dopant impurity.
Then, after a silicon oxide film was deposited by a plasma CVD method to form an interlayer insulating layer, a contact hole was formed by patterning the interlayer insulating layer by photolithography.
Then, Cr wiring was deposited by sputtering and was patterned by photolithography to form a source electrode and a drain electrode. Thus, a thin-film transistor was fabricated.
A thin-film transistor was fabricated similarly except that SiH4 was employed as a material for a silicon oxide film layer.
(2) Composition Analysis
Composition within the silicon oxide film layer formed as an insulating undercoating layer in the example and the reference example was analyzed by depth profile using SIMS (Secondary Ion Mass Spectroscopy). Table 1 shows the concentrations of carbon and nitride within the silicon oxide film layer. It is to be noted that each concentration value is shown as a minimum value to a maximum value to reflect dispersion in measurements in a region of the silicon oxide film layer.
(3) Measurement of the Threshold Voltage
The threshold voltage was measured for the thin-film transistor fabricated in the example and the reference example.
The results in Table 1 shows that the concentration of carbon atoms of the silicon oxide film layer in the example was around 6×1019 to 10×1019 atoms/cm3 and the concentration of nitride atoms was around 1×1019 to 3×1019 atoms/cm3. On the other hand, the concentration of carbon atoms of the silicon oxide film layer in the reference example was around 1×1018 to 3×1018 atoms/cm3, and the concentration of nitride atoms was around 4×1018 to 7×1018 atoms/cm3.
The results in Table 2 shows that the threshold voltages Vth(n) and Vth (p) of the thin-film transistor in the example using TEOS as a material gas to form the silicon oxide film layer were 3.2 V and −2.6 V, respectively, significantly reduced compared with the threshold voltages Vth (n) and Vth (p) of the thin-film transistor of the reference example of 4.7 V and −4.5 V, respectively. Therefore, it was found that a thin-film transistor fabricated by a method of the present invention provides a concentration of carbon atoms and a concentration of nitride atoms set within a desired range and has excellent voltage properties.
Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2004-126690 | Apr 2004 | JP | national |