Claims
- 1. A thin-film transistor comprising:
a glass substrate; and formed at an upper part of said glass substrate, a channel region, a source region, a drain region, a first insulating layer, a second insulating layer and electrodes, wherein:
said channel region, said source region and said drain region comprise polycrystalline silicon, said glass substrate comprises an unannealed glass substrate, and said first insulating layer covers said channel region.
- 2. The thin-film transistor according to claim 1, wherein said first insulating layer has a layer thickness of 4 nm or larger.
- 3. The thin-film transistor according to claim 1, wherein said first insulating layer is a silicon oxide layer formed by oxidizing a surface of said channel region at a temperature of 500° C. or below.
- 4. The thin-film transistor according to claim 1, wherein said first insulating layer is a silicon oxynitride layer formed by oxynitriding a surface of said channel region at a temperature of 500° C. or below.
- 5. The thin-film transistor according to claim 1, wherein said second insulating layer is provided at an upper part of said first insulating layer and is formed by chemical deposition.
- 6. The thin-film transistor according to claim 1, wherein said second insulating layer is provided above said first insulating layer and is formed by physical deposition.
- 7. The thin-film transistor according to claim 1, wherein said second insulating layer is provided above said first insulating layer and is formed by spin coating.
- 8. The thin-film transistor according to claim 1, wherein a diffusion preventive layer is formed on the surface of said unannealed glass substrate on its side where said channel region, source region and drain region are formed.
- 9. A thin-film transistor comprising:
a glass substrate; and formed at an upper part of said glass substrate, a channel region, a source region, a drain region, an insulating layer and electrodes, wherein:
said channel region, said source region and said drain region comprise polycrystalline silicon, said glass substrate comprises an unannealed glass substrate, and said insulating layer covers said channel region.
- 10. The thin-film transistor according to claim 9, wherein said insulating layer is formed at a temperature of 500° C. or below.
- 11. The thin-film transistor according to claim 9, wherein said insulating layer is a silicon oxide layer formed by oxidizing a surface of said channel region at a temperature of 500° C. or below.
- 12. The thin-film transistor according to claim 9, wherein said insulating layer is a silicon oxynitride layer formed by oxynitriding a surface of said channel region at a temperature of 500° C. or below.
- 13. A process of manufacturing a thin-film transistor, comprising the steps of:
(1) forming an amorphous silicon layer at an upper part of an unannealed glass substrate; (2) irradiating the amorphous silicon layer by laser light to form a polycrystalline silicon layer; (3) forming a channel region, a source region and a drain region at predetermined positions of the polycrystalline silicon layer; (4) oxidizing a surface of the polycrystalline silicon layer at least at its channel region at a temperature of 500° C. or below to form a first insulating layer; (5) forming a second insulating layer on the first insulating layer; (6) forming a gate region on the second insulating layer at its position corresponding to the channel region; and (7) forming an interlaminar insulating layer to cover the gate region, and thereafter forming corresponding electrodes so as to provide their electrical interconnection with the source region, the drain region and the gate region.
- 14. The process of manufacturing a thin-film transistor according to claim 13, wherein, in the step of forming said first insulating layer, said first insulating layer is formed by oxidizing the surface of said polycrystalline silicon layer in an atmosphere containing at least ozone.
- 15. The process of manufacturing a thin-film transistor according to claim 14, wherein said atmosphere comprises ozone and H2O.
- 16. The process of manufacturing a thin-film transistor according to claim 14, wherein said atmosphere comprises ozone and N2O.
- 17. The process of manufacturing a thin-film transistor according to claim 13, wherein, in the step of forming said first insulating layer, a first silicon oxide layer is formed at the surface of said polycrystalline silicon layer by an oxygen-donating solution, and thereafter a second silicon oxide layer is formed between the first silicon oxide layer and said polycrystalline silicon layer in an atmosphere containing ozone.
- 18. The process of manufacturing a thin-film transistor according to claim 14, wherein, in the step of forming said first insulating layer, ozone gas or a ozone-containing gas heated to a temperature lower than the temperature at which the ozone is decomposed, is fed to the surface of said polycrystalline silicon layer.
- 19. The process of manufacturing a thin-film transistor according to claim 14, wherein, in the step of forming said first insulating layer, ozone gas or ozone-containing gas heated to a temperature of 150° C. or below, is fed to the surface of said polycrystalline silicon layer.
- 20. The process of manufacturing a thin-film transistor according to claim 13, wherein, in the step of forming said first insulating layer, a first silicon oxide layer is formed at the surface of said polycrystalline silicon layer, and thereafter a second silicon oxide layer having a density higher than said first insulating layer is formed between the first silicon oxide layer and said polycrystalline silicon layer.
- 21. The process of manufacturing a thin-film transistor according to claim 17, wherein said first silicon oxide layer has a layer thickness from 0.1 to 1 nm.
Priority Claims (1)
Number |
Date |
Country |
Kind |
01-042694 |
Feb 2001 |
JP |
|
Parent Case Info
[0001] This application is based on Japanese Patent Application No. 2001-042694 filed in Japan, the contents of which are incorporated hereinto by reference.