Claims
- 1. A method for manufacturing a thin-film compromising:patterning a gate electrode and a storage electrode on a transparent glass substrate; sequentially forming a gate insulating film, a channel layer formed of an amorphous silicon of an intrinsic semiconductor and a contact layer of amorphous silicon of a n-type semiconductor, wherein said channel layer and said contact layer cover a partial area of said gate insulating film; patterning said amorphous silicon layers to have a shape of an island; forming in an area of the gate insulating film not covered by said channel layer or said contact layer a through-hole serving for interconnecting a metal film forming the gate electrode and a metal film formed in said through-hole and forming a drain electrode, a source electrode, and a video signal line; and providing a passivation film and forming in the passivation film a through-hole for interconnecting a pixel electrode formed thereon and the source electrode, wherein a patterning process for removing an area along a drain bus line of the gate insulating film made up of the gate insulating film and the passivation film is the same as the patterning process used for forming the through-hole serving for interconnecting the metal film forming the gate electrode and the metal film forming the drain electrode, source electrode and the video signal line.
- 2. A method for manufacturing a thin-film transistor array comprising:patterning a gate electrode and a storage capacitance electrode on a transparent glass substrate; sequentially forming a gate insulating film, a channel layer formed of an amorphous silicon of an intrinsic semiconductor and a contact layer of amorphous silicon of a n-type semiconductor, wherein said channel layer and said contact layer cover a partial area of said gate insulating film; patterning said amorphous silicon layer to the shape of an island; forming in the gate insulating film a through-hole serving for interconnecting via the gate insulating film adjacent to said through-hole a metal film forming the gate electrode and a metal film formed in said through-hole and forming a drain electrode, a source electrode, and a video signal line; and providing a passivation film and forming in the passivation film a through-hole for interconnecting a pixel electrode formed thereon and the source electrode, wherein a pattering process used for removing a partial area along a drain bus line of the passivation film formed on the glass substrate is the same as the patterning process used for forming the through-hole serving for interconnecting the pixel electrode and the source electrode.
- 3. A method for manufacturing a thin-film transistor array comprising:removing a partial area of a gate insulating film that is interposed between a transparent glass substrate and a pixel electrode and that operates as an insulating film for the pixel electrode, along with a passivation film by etching during a contact forming step; and removing along with said partial area of said gate insulating film residual amorphous silicon which is overlapped between a drain bus line or a gate bus line and a pixel electrode, said residual amorphous silicon produced by defective patterning during an island forming step used for forming an inverted staggered amorphous silicon thin-film transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-166529 |
Jun 1997 |
JP |
|
Parent Case Info
This application is a division of 09/092,944, filed Jun. 8, 1998, now U.S. Pat. No. 6,121,632.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5428250 |
Ikeda et al. |
Jun 1995 |
A |
5731216 |
Holmberg et al. |
Mar 1998 |
A |
5889573 |
Yamamoto et al. |
Mar 1999 |
A |
6133967 |
Moon |
Oct 2000 |
A |
6433842 |
Keneko et al. |
Aug 2002 |
B1 |
Foreign Referenced Citations (3)
Number |
Date |
Country |
6-208137 |
Jul 1994 |
JP |
7-325314 |
Dec 1995 |
JP |
9-127548 |
May 1997 |
JP |