Claims
- 1. A method of manufacturing a thin film transistor array comprising the steps of:
- forming a semiconductor layer and a protective insulating layer in turn on a gate insulating layer formed on a transparent insulating substrate and a gate electrode on said transparent insulating substrate;
- forming a positive resist film on said protective insulating layer;
- patterning said positive resist film by a self-alignment method using said gate electrode as a photomask into a pattern aligned with said gate electrode;
- patterning said protective insulating layer by using said patterned resist film as a mask into a pattern aligned with said gate electrode;
- forming an impurity-doped semiconductor layer on said semiconductor layer and said patterned protective insulating layer;
- forming a metal layer on said impurity-doped semiconductor layer;
- patterning said metal layer into a specific pattern covering a portion including a channel portion above said gate electrode;
- patterning said impurity-doped semiconductor layer and said semiconductor layer by using said patterned metal layer as a mask;
- forming source and drain electrodes on said gate insulating layer and a part of said metal layer not including a portion above said protective insulating layer.
- 2. The method according to claim 1, further comprising a step of forming a transparent pixel electrode on said gate insulating layer before the step of forming said source and drain electrodes.
- 3. The method according to claim 1, further comprising a step of forming a transparent pixel electrode on said transparent insulating substrate before forming said gate insulating layer.
- 4. The method according to claim 1, further comprising a step of forming a transparent pixel electrode on said gate insulating layer and said drain electrode after the step of forming said source and drain electrodes.
Priority Claims (2)
Number |
Date |
Country |
Kind |
60-63413 |
Mar 1985 |
JPX |
|
60-63414 |
Mar 1985 |
JPX |
|
Parent Case Info
This is a Divisional application of Ser. No. 07/454,990, filed Dec. 22, 1989, which in turn is a Divisional application of Ser. No. 07/188,623, filed Apr. 29, 1988, now U.S. Pat. No. 4,958,205, which is in turn a continuation application of Ser. No. 06/845,120, filed Mar. 27, 1986 now abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (17)
Number |
Date |
Country |
0090661A2 |
Oct 1983 |
EPX |
56-88354 |
Jul 1981 |
JPX |
57-90977 |
Jun 1982 |
JPX |
58-14568 |
Jan 1983 |
JPX |
0019378 |
Jan 1984 |
JPX |
59-54270 |
Mar 1984 |
JPX |
59-90959 |
May 1984 |
JPX |
59-113666 |
Jun 1984 |
JPX |
59-113667 |
Jun 1984 |
JPX |
59-124319 |
Jul 1984 |
JPX |
60-92663 |
May 1985 |
JPX |
60-182773 |
Sep 1985 |
JPX |
60-192370 |
Sep 1985 |
JPX |
60-224277 |
Nov 1985 |
JPX |
61-15363 |
Jan 1986 |
JPX |
61-32471 |
Feb 1986 |
JPX |
0128756 |
Jun 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Application of Amorphous Silicon Field Effect Transistors in Addressable Liquid Crystal Display Panels", Snell et al., Applied Physics, 1981, pp. 357-362. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
454990 |
Dec 1989 |
|
Parent |
188623 |
Apr 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
845120 |
Mar 1986 |
|