Claims
- 1. A thin film transistor array panel for a liquid crystal display, comprising:a gate wire including gate lines formed in a horizontal direction; a storage wire including storage electrode lines formed in the same direction as the gate lines, storage electrodes connected to the storage electrode lines, and at least one storage electrode connection portion connecting the storage electrodes of a neighboring pixel; a data wire including data lines formed in a vertical direction, wherein the data wire insulatively intersects the storage wire and the gate wire; a pixel electrode formed in a pixel defined by an intersection of the gate line and the data line, wherein the pixel electrode forms a storage capacitance by overlapping the storage wire, and receives image signals through the data line; and a floating conductive pattern that insulatively overlaps the storage wire at one end portion and overlaps the storage wire or the gate wire of a neighboring pixel at the other end portion.
- 2. The thin film transistor array panel of claims 1, further comprising a passivation layer formed between the pixel electrode and the data line.
- 3. A thin film transistor array panel for a liquid crystal display, comprising:a gate wire including gate lines formed in a horizontal direction; a common wire including common electrode lines formed in the same layer as the gate lines, and common electrodes connected to the common electrode lines; a data wire including data lines formed in a vertical direction, wherein the data wire insulatively intersects the storage wire and the gate wire; a pixel electrode formed in a pixel defined by an intersection of the gate line and the data line, wherein the pixel electrode forms a storage capacitance by overlapping the common wire, and receives image signals through the data line; and a floating conductive pattern that insulatively overlaps the common wire at one end portion and overlaps the common wire or the gate wire of a neighboring pixel at the other end portion.
- 4. The thin film transistor array panel of claim 3, wherein the floating conductive pattern is formed in the same layer as the data wire.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 99-9421 |
Mar 1999 |
KR |
|
| 99-63762 |
Dec 1999 |
KR |
|
Parent Case Info
This is a continuation of application No. 09/527,803 filed on Mar. 17, 2000 now U.S. Pat. No. 6,441,401.
US Referenced Citations (5)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 37789 |
Jul 1992 |
JP |
| 158641 |
Aug 1998 |
KP |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/527803 |
Mar 2000 |
US |
| Child |
10/171777 |
|
US |