Claims
- 1. A thin-film transistor circuit for a logic gate circuit, comprising:
- a continuous amorphous silicon layer substantially having a uniform thickness;
- a driver transistor having a source region, a drain region, a channel region, and a gate electrode, said source, drain, and channel regions being formed in said continuous amorphous silicon layer; and
- a load device formed in said continuous amorphous silicon layer and made of n.sup.- amorphous silicon, said load device being directly connected to said source region of said driver transistor, wherein said n.sup.- amorphous silicon is doped with an n.sup.- type impurity at a lower concentration than that of said source and drain regions.
- 2. A thin-film transistor circuit for a logic gate circuit, comprising:
- a continuous amorphous silicon layer substantially having a uniform thickness;
- a load device formed in said continuous amorphous silicon layer and made of n.sup.- amorphous silicon;
- a supply line electrically connected to said load device, for applying a supply voltage to said load device;
- an output line electrically connected to said supply line through said load device, for outputting logic level voltages;
- a first driver transistor having a gate electrode, a source region, a drain region, and a channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, for being switched based on a voltage applied to said gate electrode, said source regions of said first driver transistor being connected to said output line; and
- a ground line electrically connected to said output line through said first driver transistor, for applying a ground voltage to said first driver transistor, wherein said n.sup.- amorphous silicon is doped with an n-type impurity at a lower concentration than that of said source and drain regions.
- 3. A thin-film transistor circuit according to claim 2, further comprising a second driver transistor having a gate electrode, a source region, a drain region, and a channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, said second driver transistor being connected to said first driver transistor in parallel.
- 4. A thin-film transistor circuit according to claim 2, further comprising a second driver transistor having a gate electrode, a source region, a drain region, and a channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, said second driver transistor being connected to said first driver transistor in series between said output line and said ground line, and said output line being connected to said ground line through said first and second driver transistors.
- 5. A thin-film transistor circuit for a logic gate circuit, comprising:
- a continuous amorphous silicon layer substantially having a uniform thickness;
- a load device formed in said continuous amorphous silicon layer and made of n.sup.- amorphous silicon;
- a first driver transistor having a gate electrode, a source region, a drain region, and channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, said source region being adjacent to said load device and being in direct contact with said load device, said first driver transistor turning on based on a voltage applied to said gate electrode of said first driver transistor;
- a supply line electrically connected to said load device, for applying a supply voltage to said load device;
- a ground line electrically connected to said drain regions of said first driver transistor, for applying a ground voltage to said first driver transistor; and
- an output line electrically connected to said source region, for providing logic level voltages based on the operation of said first driver transistor, wherein said n.sup.- amorphous silicon is doped with an n-type impurity at a lower concentration than that of said source and drain regions.
- 6. A thin-film transistor circuit according to claim 5, further comprising a second driver transistor having a gate electrode, a source region, a drain region, and a channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, said source region and said drain region of said second driver transistor being electrically connected to said output line and said ground line, respectively, so that said first and second driver transistors are connected with each other in parallel and that said output line provides said logic level voltages based on the operation of either said first driver transistor or said second driver transistor.
- 7. A thin-film transistor circuit according to claim 5 further comprising a second driver transistor having a gate electrode, a source region, a drain region, and a channel region, said source, drain, and channel regions being formed in said continuous amorphous silicon layer, said source and drain regions of said second driver transistor being electrically connected to said drain region of said first driver transistor and said ground line, respectively, so that said first and second driver transistors are connected with each other in series and that said output line provides said logic level voltages based on the operations of both said first and second driver transistors.
- 8. A thin-film transistor circuit for a logic gate circuit according to claim 5, wherein said n.sup.- amorphous silicon has a sheet resistance in the range of 10.sup.7 ohm per square to 10.sup.10 ohm per square.
- 9. A thin-film transistor circuit for a logic gate circuit, comprising:
- a continuous amorphous silicon layer including a region made of n.sup.- amorphous silicon and a channel region of undoped amorphous silicon, said continuous amorphous silicon layer substantially having a uniform thickness;
- a driver transistor having a source region, a drain region, a channel region, and a gate electrode, said source and drain regions being formed in said continuous amorphous silicon layer adjacent to said channel region; and
- a load device formed in said amorphous layer, said load device corresponding to a portion of a region other than said source, drain, and channel regions and directly connected to said source region of said driver transistor, wherein said n.sup.- amorphous silicon is doped with an n-type impurity at a lower concentration than that of said source and drain regions.
- 10. A thin-film transistor circuit for a logic gate circuit according to claim 9, wherein said n.sup.- amorphous silicon has a sheet resistance in the range of 10.sup.7 ohm per square to 10.sup.10 ohm per square.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-293526 |
Oct 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/142,238, filed Oct. 25, 1993, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4618873 |
Sasano et al. |
Oct 1986 |
|
4752814 |
Tuan |
Jun 1988 |
|
Foreign Referenced Citations (12)
Number |
Date |
Country |
170813 |
Oct 1991 |
CNX |
60-182168 |
Sep 1985 |
JPX |
60-182169 |
Sep 1985 |
JPX |
61-13665 |
Jan 1986 |
JPX |
61-234623 |
Oct 1986 |
JPX |
62-40823 |
Feb 1987 |
JPX |
1-287958 |
Nov 1989 |
JPX |
3-217053 |
Sep 1991 |
JPX |
4-100270 |
Apr 1992 |
JPX |
4-207416 |
Jul 1992 |
JPX |
1411934 |
Jul 1988 |
SUX |
9111027 |
Jul 1991 |
WOX |
Non-Patent Literature Citations (2)
Entry |
A. Yoshida et al., Extended Abstracts of the 22nd (1990 International) Conference on Solid State Devices and Materials, pp. 1197-1198, Aug. 22-24, 1990. |
P. K. Weimer et al., "Proceedings of the IEEE", vol. 54, No. 3, pp. 354-360, Mar., 1966. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
142238 |
Oct 1993 |
|