This Non-provisional application claims priority under 35 U.S.C. §119(a) on Patent Application No(s). 102104788 filed in Taiwan, Republic of China on Feb. 7, 2013, the entire contents of which are hereby incorporated by reference.
1. Field of Invention
The invention relates to a display apparatus and, in particular, to a thin-film transistor (TFT) display apparatus and a TFT device.
2. Related Art
Thin-film transistor (TFT) devices have been widely applied to various kinds of high-level display apparatuses. With the more competitiveness, the color saturation and size of the display apparatus need to be enhanced continuously, and accordingly, the electric property and stability of the TFT device thereof must be improved also. Among TFT devices, the metal oxide semiconductor (MOS) TFT can be made in a low temperature environment and is capable of a good output current characteristic, a lower leakage current and an electron mobility ten or more times higher than the amorphous silicon (a-Si) TFT. Therefore, the metal oxide semiconductor TFT can reduce the power consumption of the display apparatus and raise the operating frequency thereof. Thus, the metal oxide semiconductor TFT can promisingly replace the conventional a-Si TFT to become the mainstream driving device of the next generation display technology.
It is considered recently that the metal oxide-based TFT has a good current characteristic, but also has an electric instability problem when operated under the negative gate bias illumination stress (NBIS). Therefore, it is an important subject to provide a TFT device that can improve the electric instability problem to enhance the performance of the display apparatus.
In view of the foregoing subject, an objective of the invention is to provide a TFT device that can improve the electric instability problem under the NBIS operation to enhance the performance of the display apparatus.
To achieve the above objective, a thin-film transistor (TFT) device according to the invention comprises a gate, a source, a drain, an insulation layer and an active area. The insulation layer electrically separates the gate from the source and the drain. The active area includes a plurality of contacting areas contacting the source and the drain, respectively, and generates a channel including a channel width and a channel length. The active area includes a semiconductor material and has a plurality of active-area edges. In the direction parallel to the channel width, a distance between at least a contacting-area edge of the contacting areas and the active-area edge of the active area that is near to the contacting-area edge is larger than 2.5 μm and less than or equal to 16 μm.
To achieve the above objective, a thin-film transistor (TFT) display apparatus according to the invention comprises a plurality of TFT devices disposed in an array. Each of the TFT devices comprises a gate, a source, a drain an insulation layer and an active area. The insulation layer electrically separates the gate from the source and the drain. The active area includes a plurality of contacting areas contacting the source and the drain, respectively, and generates a channel including a channel width and a channel length. The active area includes a semiconductor material and has a plurality of active-area edges. In the direction parallel to the channel width, a distance between at least a contacting-area edge of the contacting areas and the active-area edge of the active area that is near to the contacting-area edge is larger than 2.5 μm and less than or equal to 16 μm.
In one embodiment, the distance is larger than or equal to 3 μm and less than or equal to 12 μm.
In one embodiment, the top-view shape of the active area is a polygon, curved shape, sector or any of combinations thereof.
In one embodiment, the top-view shape of the active area is symmetric or asymmetric.
In one embodiment, the semiconductor material includes a metal oxide of at least one metal, and the metal is indium, gallium, zinc, aluminum, tin or hafnium. The metal oxide is, for example but not limited to, indium gallium zinc oxide (IGZO), hafnium indium zinc oxide (HfIZO), or their combination.
In one embodiment, the insulation layer is disposed on the gate, and the active area, the source and the drain are disposed on the insulation layer.
In one embodiment, each of the source and the drain contacts the active area through a via hole or an opening area.
As mentioned above, the shape of the active area of the TFT device according to the invention is designed, so that the distance between at least a contacting-area edge of the contacting areas and an active-area edge of the active area that is near to the contacting-area edge is larger than 2.5 μm and less than or equal to 16 μm. Thereby, when the TFT device is under the NBIS operation, the holes H generated by the illumination will be guided to the region of the active area that will not affect the threshold voltage, so that the shift amount of the threshold voltage of the TFT device under the NBIS operation is reduced. Thereby, the instability problem under the NBIS operation can be improved or eliminated and thus the display efficiency of the TFT display apparatus can be improved.
The invention will become more fully understood from the detailed description and accompanying drawings, which are given for illustration only, and thus are not limitative of the present invention, and wherein:
The present invention will be apparent from the following detailed description, which proceeds with reference to the accompanying drawings, wherein the same references relate to the same elements.
In this embodiment, the gate 11 is disposed on a substrate 16. The substrate 16 is a glass substrate, or it can be made by other materials. The substrate 16 can be a flexible substrate or a rigid substrate. The material of the gate 11 includes molybdenum (Mo) or aluminum (Al) for example, or can include other kinds of metal, metal compound or the like. The insulation layer 14 is disposed on the gate 11 and covers the gate 11, functioning as a gate insulation layer. The material of the insulation layer 14 can include silicon nitride, silicon oxide or other kinds of insulation material. The active area 15 is disposed on the insulation layer 14, and can include a semiconductor material. The semiconductor material includes a metal oxide of at least one metal, and can be metal oxide semiconductor (MOS). The above-mentioned metal is such as indium, gallium, zinc, aluminum, tin or hafnium (Hf). The metal oxide is, for example but not limited to, indium gallium zinc oxide (IGZO), hafnium indium zinc oxide (HfIZO), or their combination. The metal oxide-based TFT can be made in a low temperature environment and is capable of a good output current characteristic, a lower leakage current and an electron mobility ten or more times higher than the amorphous silicon (a-Si) TFT, so as to reduce the power consumption of the display apparatus and raise the operating frequency thereof.
In this embodiment, the TFT device 1 further includes an etch stop layer (ESL) 17, which is disposed on the active area 15 and has two via holes at the active area 15. Each of the source 12 and the drain 13 is disposed on the etch stop layer 17 and partially located in the via hole. The insulation layer 14 electrically separates the gate 11 from the source 12 and drain 13. In this embodiment, the active area 15 includes a contacting area C1 contacting the source 12 and a contacting area C2 contacting the drain 13, and generates a channel. The channel has a channel width W and a channel length L, and the channel length L is larger than the channel width W in this embodiment. Herein, the source 12 and the drain 13 contact the active area 15 through the two via holes of the etch stop layer 17 to result in the contacting areas C1 and C2, respectively.
As shown in
As shown in
As shown in
As shown in
As shown in
The above-mentioned shapes of the active area are just for example. The shape of the active area for a top view can have a polygon, curved shape, sector or any of combinations thereof for example. Besides, the top-view shape of the active area can be symmetric or asymmetric. Furthermore, the distance between a contacting-area edge of any of the contacting areas and the active-area edge of the active area that is near (e.g. nearest) to the contacting-area edge can be all larger than 2.5 μm and less than or equal to 16 μm.
The sectional structure of the TFT device 1 shown in
As shown in
Mainly different from the TFT device 1, the TFT device 2 is not configured with an etch stop layer, and the source 22 and the drain 23 directly lie on and contact the active area 25 through the contacting areas C1 and C2, respectively, instead of through the via holes.
In this invention, the TFT device can be applied to any kind of TFT display apparatus, such as a nonself-luminous display apparatus (e.g. an LCD apparatus) or a self-luminous display apparatus (e.g. an OLED display apparatus). The LCD apparatus is taken as an example as below.
In summary, the shape of the active area of the TFT device according to the invention is designed, so that the distance between at least a contacting-area edge of the contacting areas and the active-area edge of the active area that is near to the contacting-area edge is larger than 2.5 μm and less than or equal to 16 μm. Thereby, when the TFT device is under the NBIS operation, the holes H generated by the illumination will be guided to the region of the active area that will not affect the threshold voltage, so that the shift amount of the threshold voltage of the TFT device under the NBIS operation is reduced. Thereby, the instability problem under the NBIS operation can be improved or eliminated and thus the display efficiency of the TFT display apparatus can be improved.
Although the invention has been described with reference to specific embodiments, this description is not meant to be construed in a limiting sense. Various modifications of the disclosed embodiments, as well as alternative embodiments, will be apparent to persons skilled in the art. It is, therefore, contemplated that the appended claims will cover all modifications that fall within the true scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
102104788 | Feb 2013 | TW | national |