Claims
- 1. A process for forming a thin film transistor formed on a substrate, said process comprising the steps of:(a) providing a transistor element on a substrate that is capable of supporting a thin film transistor, said transistor element including at least a gate electrode, a gate insulating layer, a semiconductor layer and source and drain electrodes; (b) depositing a passivation layer to cover the transistor element; (c) forming an interlayer insulator on the passivation layer and patterning said interlayer insulator to form first openings for contact holes; (d) patterning the passivation layer by an anisotropic etching process so as to form second openings, said anisotropic etching process having an etch selectivity for the passivation layer to drain electrode that is greater than or equal to 5:1 using an etchant gas comprising fluorine without oxygen (O); (e) removing etching residues formed by step (d) by a dry etching process including an oxygen (O2) gas; and (f) forming a pixel electrode and a contact electrode by depositing and patterning an electrical conductive layer, wherein the electrical conductive layer is deposited on an inner wall of the contact hole and the inner wall is formed by the first and second openings tapered smoothly and continuously.
- 2. The process of claim 1, wherein said interlayer insulator and said passivation layer are patterned by the anisotropic etching step simultaneously.
- 3. The process of claim 1, wherein said interlayer insulator includes a photo-sensitive polymer and is used as a resist for said anisotropic etching of said passivation layer.
- 4. The process of claim 1, wherein said selectivity of said passivation layer to said drain electrode ranges from about 5:1 to about 15:1.
- 5. The process of claim 1, wherein said etching process is carried out by an anisotropic etching process using a fluorine containing compound selected from the group consisting of SF6, CF4, CH2F2, CHF3, CF3CF3, CH3CF3 and any mixture thereof not including oxygen.
- 6. The process of claim 1, wherein said selectivity for said interlayer insulator: said passivation layer: said drain electrode ranges from about 20:10:1 to about 50:10:1.
- 7. The process of claim 1, wherein said source and drain electrodes comprise a metal selected from the group consisting of Mo, Ta W, Al and alloys or combinations thereof.
- 8. The process of claim 1, wherein said thin film transistor is a bottom-gate type thin film transistor or a top-gate type thin film transistor.
- 9. The process of claim 1, wherein said anisotropic etching is conducted in an Inductively Coupling Plasma etching apparatus.
RELATED APPLICATION
This application is a divisional of U.S. application Ser. No. 09/884,726, filed Jun. 18, 2001 Now U.S. Pat. No. 6,693,297.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5843845 |
Chung |
Dec 1998 |
A |
6067134 |
Akiyama et al. |
May 2000 |
A |
6100954 |
Kim et al. |
Aug 2000 |
A |
6740938 |
Tsunoda et al. |
May 2004 |
B2 |