1. Field of Invention
The present invention relates to an active device and the fabricating method thereof. More particularly, the present invention relates to a thin film transistor (TFT) and a fabricating method thereof.
2. Description of Related Art
In recent years, due to the mature optoelectronic technology and the advanced semiconductor fabrication technology, the flat panel display is developing rapidly. The thin film transistor liquid crystal display (TFT-LCD) gradually becomes a mainstream of the display products, owing to its advantages, including low-voltage operation, high operating speed, light weight, and compactness.
TFT-LCD is mainly composed of a TFT array substrate, a color filter substrate and a liquid crystal layer between the two substrates. The TFT array substrate has a plurality of thin film transistors (TFTs) arranged in a matrix, and each TFT is electrically connected to a pixel electrode. The TFTs are used as switching elements of the liquid crystal display unit. Therein, each TFT is formed by sequentially fabricating a gate, a channel layer and a source/drain on an insulating substrate.
However, when TFT 100 is applied in a large-sized liquid crystal display, serious resistance-capacitance time delay (RC time delay) will appear. In the TFT 100, the metal used in the gate 120 and source 150a/drain 150b is mostly either Cr, Al, or Mo, and the metals such as Cr, Al, and Mo have large resistance coefficients. For example, the resistance coefficient of aluminum is up to 3.5 μΩ-cm. As the signal transfer rate of the circuit lies on the product of the resistance (R) and the capacitance (C), the larger the RC value is, the smaller the signal transfer rate is. Therefore, when the size of the liquid crystal display becomes larger and larger, and the material of the metal lines has a large resistance coefficient, the resultant RC time delay will limit the developments of the large-sized liquid crystal display significantly.
To solve the above phenomenon of RC time delay, copper, a metal of a low resistance coefficient (the resistance coefficient of Cu is only 1.7μΩ-cm), is used to replace the above metals of high resistance coefficients (such as Cr, Al, Mo, etc.). But copper has a poor adhesion to the insulating substrate, and may peel off easily. Thus, the application of Cu as the metal gate is restricted. As discussed above, another metal layer is proposed to be used as an adhesion layer between Cu and the insulating substrate.
However, since the gate 220 as shown in
Accordingly, the present invention is directed to provide a thin film transistor (TFT), which is useful for solving the poor adhesion problem between the copper gate and the substrate and various problems caused from the copper gate with two metal layers.
The present invention is further directed to provide a method for fabricating the TFT, which is useful for solving the problem of poor adhesion between the copper gate and the substrate, and increasing the yield of the TFT.
To achieve the above or other objects, the present invention provides a TFT, which comprises a substrate, a bottom layer, a gate, a gate-insulating layer, a channel layer and a source/drain. The bottom layer is disposed on the substrate. The copper gate is disposed on the bottom layer. The gate-insulating layer covers the copper gate and the bottom layer. The channel layer is disposed on the gate-insulating layer and above the gate. The source/drain is disposed at two sides of the channel layer which is above the gate.
In one embodiment of the present invention, the material of said bottom layer is selected from the group consisting of SiNx, SiON, SiO2, TiO2, Al2O3, ZrO2, Nb2O5, Ta2O5, BaTiO3, PbZrTiO7 and the combinations thereof.
In one embodiment of the present invention, the thickness of said bottom layer is between 50-300 nm.
In one embodiment of the present invention, the material of said gate-insulating layer is the same as the material of the bottom layer.
In one embodiment of the present invention, the material of said gate-insulating layer is different from the material of the bottom layer.
In one embodiment of the present invention, said channel layer comprises a semiconductor layer and an ohmic contact layer, and the ohmic contact layer is located on the semiconductor layer.
To achieve the above or other objects, the present invention further provides a method for fabricating the TFT, which comprises the following steps: providing a substrate; forming a bottom layer on the substrate; forming a copper gate on the bottom layer; forming a gate-insulating layer on the substrate and covering the copper gate and the bottom layer; forming a channel layer on the gate-insulating layer and above the gate; and forming a source/drain at two sides of the channel layer which is above the gate.
In one embodiment of the present invention, the method of forming the bottom layer on the substrate comprises a chemical vapor deposition.
In one embodiment of the present invention, the material of said bottom layer material is selected from the group consisting of SiNx, SiON, SiO2, TiO2, Al2O3, ZrO2, Nb2O5, Ta2O5, BaTiO3, PbZrTiO7 and the combinations thereof.
In one embodiment of the present invention, the thickness of said bottom layer is between 50-300 nm.
In one embodiment of the present invention, the material of said gate-insulating layer is the same as the material of the bottom layer.
In one embodiment of the present invention, the material of said gate-insulating layer is different from the material of the bottom layer.
In one embodiment of the present invention, the method for forming the copper gate on the bottom layer comprises the following steps: forming a copper layer on the bottom layer; and patterning the copper layer. The method for forming the copper material layer includes evaporation or sputtering.
In one embodiment of the present invention, the method for forming the channel layer on the gate-insulating layer and above the copper gate comprises the following steps: forming a semiconductor material layer and an ohmic contact material layer on the gate-insulating layer; and patterning the semiconductor material layer and the ohmic contact material layer.
In one embodiment of the present invention, the method for forming the source/drain at two sides of the channel layer comprises the following steps: forming a source/drain material layer on the channel layer; and patterning the source/drain material layer.
In one embodiment of the present invention, after forming the source/drain at two sides of the channel layer which is above the gate, an etching back process is further performed so as to remove the ohmic contact layer and a part of the semiconductor layer which are above the gate.
In the present invention, the copper gate is disposed over the substrate with the bottom layer in-between, such that peeling of the copper gate from the substrate may be prevented. The copper gate may be formed by etching only one metal, and it is easy to choose a suitable etching solution or etching gas. Moreover, the taper angle of the formed copper gate is satisfactory. Besides, the bottom layer may also be used as a barrier layer, so as to solve the diffusion problem of the metal atoms from the copper gate into the substrate.
In order to the make the aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures is described in detail below.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
FIGS. 4A˜4I show schematic cross-sectional views of the process steps of the method for fabricating a TFT according a preferred embodiment of the present invention.
Referring to
The copper gate 330 is disposed on the bottom layer 320. In one embodiment of the present invention, the material of the copper gate 330 may be metal copper (Cu), for example. Due to the poor adhesion between Cu and glass, if the copper gate 330 is formed directly on the substrate 310 by sputtering, the copper gate 330 will easily peel off from the substrate 310. Therefore, by disposing said bottom layer 320, the peeling problem of the copper gate 330 from the substrate 310 may be improved. More particularly, when the copper gate 330 is formed on the bottom layer 320 by sputtering, the adhesion force between the copper gate 330 and the bottom layer 320 may be increased with conditions of high temperature and high DC voltage, and the copper gate 330 may be well disposed over the substrate 310 through the bottom layer 320. Besides, in one embodiment of the present invention, the thickness of the bottom layer 320 is between about 50˜300 nm. The bottom layer 320 also functions as a barrier layer to prevent the copper atoms in the copper gate 330 from diffusing into the substrate 310.
The gate-insulating layer 340 covers the copper gate 330 and the bottom layer 320. In one embodiment of the present invention, the material of the gate-insulating layer 340 and the material of the bottom layer 320 may be the same or may be different. Especially, because the gate-insulating layer 340 and the bottom layer 320 together wrap around the copper gate 330, the structure may prevent the diffusion of the copper atoms effectively.
Furthermore, as shown in
As described above, in the TFT 300 of the present invention, the copper gate 330 is disposed over the substrate 310 with the bottom layer 320 in-between, and the bottom layer 320 functions as an adhesion layer to prevent the copper gate 330 from peeling off from the substrate 310. Besides, the bottom layer 320 may function as a barrier layer, to solve the problem of the metal atoms diffusing from the copper gate 330 into the substrate 310. Furthermore, the gate-insulating layer 340 and the bottom layer 320 together wrap around the copper gate 330, such that the diffusion of the metal atoms in the copper gate 330 may be prevented effectively.
FIGS. 4A˜4I show schematic cross-sectional views of the process steps of the method for fabricating a TFT according to a preferred embodiment of the present invention.
Referring to FIGS. 4A˜4I, a substrate 410 is provided, as shown in
And then, a bottom layer 420 is formed on the substrate 410, as shown in
Especially, the material of the bottom layer 420 is, for example, selected from the group consisting of SiNx, SiON, SiO2, TiO2, Al2O3, ZrO2, Nb2O5, Ta2O5, BaTiO3, PbZrTiO7, or the combinations thereof. Preferably, the material of the bottom layer 420 may be SiNx.
When SiNx is used as the material of the bottom layer 420, and PECVD is used to form the bottom layer 420, the conditions of forming SiNx film are, for example, described as below. Therein, the plasma gas is, for example, Ar, and the flow is between 250˜5,000 sccm, and the RF power of the plasma is set, for example, between 50˜2,000 W. The pressure of the reaction chamber, for example, is set between 1˜5 torr, and the reaction temperature is, for example, between 260˜310° C. The reaction gases are, for example, SiH4, NH3, N2, etc., and the flow of SiH4 is, for example, between 100˜2,000 sccm, the flow of NH3 is, for example, between 300˜1,500 sccm, and the flow of N2 is, for example, between 750˜7,500 sccm.
Then, a copper gate 430a is formed on the bottom layer 420, as shown in
At first, referring to
And then, the copper layer 430 is patterned to form the copper gate 430a as shown in
And then, a gate-insulating layer 440 is formed on the substrate 410, and the gate-insulating layer 440 covers the copper gate 430a and the bottom layer 420, as shown in
Then, a channel layer 450 is formed on the gate-insulating layer 440 and above the copper gate 430a, as shown in
At first, referring to
Then, the semiconductor material layer 452 and the ohmic contact material layer 454 are patterned to form a channel layer 450 as shown in
Afterwards, a source 460a/drain 460b is formed at two sides of the channel layer 450 which is above the copper gate 430a, as shown in
At first, as shown in
Then, the source/drain material layer 460 is patterned to form the source 460a/drain 460b as shown in
As described above, the TFT of the present invention and the method for fabricating thereof has the following advantages:
(1) By disposing the bottom layer, the TFT of the present invention can solve the problem of poor adhesion between the copper gate and the substrate, and prevented peeling of the copper gate from the substrate. The bottom layer functions as a barrier layer to prevent the metal atoms in the copper gate from diffusing into the substrate.
(2) By disposing the bottom layer, it is unnecessary to form the copper gate with different metal layers. Therefore, it is easy to choose an etching solution and an etching gas suitable for etching the gate.
(3) According to the method for fabricating the TFT in the present invention, when performing an etching process to form the gate, the taper angle of the copper gate is satisfactory, and undercuts will not occur in the bottom layer.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.