Claims
- 1. A method for fabricating a thin film transistor matrix device comprising:a first step of forming on a transparent insulating substrate: a plurality of gate bus lines for commonly connecting gates of thin film transistors, alternating ones of said plurality of gate bus lines being divided into either a group of odd numbered gate bus lines or a group of even numbered gate bus lines; a plurality of first outside terminals opposed to ends of the gate bus lines; and a first gate connection line for commonly connecting the gate bus lines of a selected one of the odd and the even numbered groups of gate bus lines; a second step of forming a first insulating film on the entire surface; a third step of forming on the first insulating film a plurality of drain bus lines for commonly connecting drains of the thin film transistors, alternating ones of said plurality of drain bus lines being divided into either a group of odd numbered drain bus lines or a group of even numbered drain bus lines; a plurality of second outside terminals opposed to ends of the drain bus lines, and a first drain connection line for commonly connecting the drain bus lines of a selected one of the odd and the even numbered groups of drain bus lines; a fourth step of forming a second insulating film on the entire surface; and a fifth step of forming on the second insulating film: a plurality of picture element electrodes; a second gate connection line for commonly connecting the gate bus lines of a selected other of the odd and the even numbered groups of gate bus lines; and a second drain connection line for commonly connecting the drain bus lines of a selected other of the odd and the even numbered groups of drain bus lines.
- 2. A method for fabricating a thin film transistor matrix device according to claim 1, whereinin the fifth step, resistant lines for interconnecting the first and the second gate connection lines and the first and the second drain connection lines are formed.
- 3. A method for fabricating a thin film transistor matrix device comprising:a first step of forming on a transparent insulating substrate: a plurality of gate bus lines for commonly connecting gates of thin film transistors, alternating ones of said plurality of gate bus lines being divided into either a group of odd numbered gate bus lines or a group of even numbered gate bus lines; a plurality of first outside terminals opposed to ends of the gate bus lines; a first gate connection line for commonly connecting the gate bus lines of a selected one of the odd and the even numbered groups of gate bus lines; and a first drain connection line; a second step of forming a first insulating film on the entire surface; and a third step forming on the first insulating film a plurality of drain bus lines for commonly connecting drains of the thin film transistors, alternating ones of said plurality of drain bus lines being divided into either a group of odd numbered drain bus lines or a group of even numbered drain bus lines, said first drain connection line commonly connecting the drain bus lines of a selected one of the odd and the even numbered groups of drain bus lines; a plurality of second outside terminals opposed to ends of the drain bus lines; and a second drain connection line for commonly connecting the drain bus lines of a selected other of the odd and the even numbered groups of drain bus lines; and a second gate connection line for commonly connecting the gate bus lines of a selected other of the odd and the even numbered groups of gate bus lines.
- 4. A method for fabricating a thin film transistor matrix device according to claim 3, further comprising:a fourth step of forming a second insulating film on the entire surface after the third step; and a fifth step of forming on the second insulating film a plurality of film picture element electrodes, and a resistant line for interconnecting the gate connection lines and the drain connection lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-134400 |
May 1995 |
JP |
|
Parent Case Info
This is a divisional, of application Ser. No.: 08/669,272, filed May 29, 1996 now U.S. Pat. No. 5,742,074.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
4789889 |
Morris et al. |
Dec 1988 |
A |
5247375 |
Mochizuki et al. |
Sep 1993 |
A |
5250931 |
Misawa et al. |
Oct 1993 |
A |
5341012 |
Misawa et al. |
Aug 1994 |
A |
5467210 |
Kishigami |
Nov 1995 |
A |
5483082 |
Takizawa et al. |
Jan 1996 |
A |
5576868 |
Togashi |
Nov 1996 |
A |
5668032 |
Homberg et al. |
Sep 1997 |
A |
Foreign Referenced Citations (4)
Number |
Date |
Country |
2254421 |
Oct 1990 |
JP |
5216062 |
Aug 1993 |
JP |
6202151 |
Jul 1994 |
JP |
6202153 |
Jul 1994 |
JP |