Claims
- 1. A thin film transistor structure comprising:
- a first electrode pattern provided on an insulating base plate;
- an insulating layer covering said first electrode pattern;
- a semiconductor layer pattern provided on said insulating layer; and
- second and third electrode patterns each provided to be opposed to each other on said semiconductor layer pattern and serving to define, in cooperation with said first electrode pattern, a channel in said semiconductor layer pattern;
- wherein at least one peripheral edge of said semiconductor layer pattern is disposed between a peripheral edge of said first electrode pattern and a peripheral edge of said second or third electrode pattern being provided on said semiconductor layer pattern, a distance between said peripheral edge of said semiconductor layer pattern and said peripheral edge of said first electrode pattern as measured in a direction of a channel length of said channel is not smaller than a thickness of said semiconductor layer pattern.
- 2. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board;
- a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines; and
- a plurality of thin film transistor structures each as defined in claim 1, said thin film transistor structures being provided in a vicinity of intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 3. An image display device comprising:
- an active matrix circuit board as defined in claim 2;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 4. A thin film transistor structure according to claim 1,
- wherein said second and third electrode patterns are extended from on said semiconductor layer pattern to on said insulating layer.
- 5. A thin film transistor structure comprising:
- a first electrode pattern provided on an insulating base plate;
- an insulating layer covering said first electrode pattern;
- a semiconductor layer pattern provided on said insulating layer; and
- second and third electrode patterns each provided to be opposed to each other on said semiconductor layer pattern and serving to define, in cooperation with said first electrode pattern, a channel of an ON-current in said semiconductor layer pattern;
- wherein at least one peripheral edge of said semiconductor layer pattern is disposed between a peripheral edge of said first electrode pattern and a peripheral edge of said second or third electrode pattern being provided on said semiconductor layer pattern, a distance between said peripheral edge of said semiconductor layer pattern and said peripheral edge of said first electrode pattern as measured in a direction of said channel is not smaller than a thickness of said semiconductor layer pattern, said ON-current flowing between said second and third electrode patterns are provided to pass through said peripheral edge of said semiconductor layer pattern.
- 6. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board,
- a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines; and
- a plurality of thin film transistor structures each as defined in claim 5, said thin film transistor structures being provided in a vicinity of intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 7. An image display device comprising:
- an active matrix circuit board as defined in claim 6;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 8. A thin film transistor structure according to claim 5,
- wherein said second and third electrode patterns are extended from on said semiconductor layer pattern to on said insulating layer.
- 9. A thin film transistor structure comprising:
- a first electrode pattern provided on an insulating base plate;
- an insulating layer covering said first electrode pattern;
- a semiconductor layer pattern provided on said insulating layer; and layer; and
- second and third electrode patterns each provided to be opposed to each other on said semiconductor layer pattern, said second electrode pattern overlapping said first electrode pattern by an amount L.sub.D1, and said third electrode pattern overlapping said first electrode pattern by an amount L.sub.S1 ;
- wherein a thickness of said semiconductor layer pattern Da, said amount of L.sub.D1, and amount of L.sub.S1 are provided to satisfy L.sub.D1 .gtoreq.Da and/or L.sub.S1 .gtoreq.Da.
- 10. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board;
- a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines; and
- a plurality of thin film transistor structures each as defined in claim 9, said thin film transistor structures being provided in a vicinity of intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 11. An image display device comprising:
- an active matrix circuit board as defined in claim 10;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 12. A thin film transistor structure according to claim 9,
- wherein said second and third electrode patterns are extended from on said semiconductor layer pattern to on said insulating layer.
- 13. A thin film transistor structure comprising:
- a first electrode pattern provided on an insulating base plate;
- an insulating layer covering said first electrode pattern;
- a semiconductor layer pattern provided on said insulating layer, and
- second and third electrode patterns each provided on said semiconductor layer pattern and said insulating layer, a part of said second electrode pattern provided on said insulating layer and/or a part of said third electrode pattern provided on said insulating layer overlapping said first electrode pattern by an amount more than a thickness of said semiconductor layer pattern.
- 14. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board;
- a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines; and
- a plurality of thin film transistor structures each as defined in claim 13, said thin film transistor structures being provided in a vicinity of intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 15. An image display device comprising:
- an active matrix circuit board as defined in claim 14;
- a plurality of display segment electrodes provided on an electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 16. A thin film transistor structure according to claim 13,
- wherein said second and third electrode patterns are extended from on said semiconductor layer pattern to on said insulating layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
63-159098 |
Jun 1988 |
JPX |
|
63-159102 |
Jun 1988 |
JPX |
|
Parent Case Info
This is continuation of U.S. patent application Ser. No. 07/372,289 filed Jun. 27, 1989, now U.S. Pat. No. 5,493,129.
US Referenced Citations (5)
Foreign Referenced Citations (8)
Number |
Date |
Country |
59-50564 |
Mar 1984 |
JPX |
59-113666 |
Jun 1984 |
JPX |
0115564 |
Jul 1984 |
JPX |
60-17962 |
Jan 1985 |
JPX |
61-17116 |
Jan 1986 |
JPX |
61-145869 |
Jul 1986 |
JPX |
62-67872 |
Mar 1987 |
JPX |
0047979 |
Feb 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Newest Amorphous Silicon Handbook, 1983, p. 386. |
Official Action for JP No. 63-159098, dated Dec. 10, 1996 (2 pages), with Partial English Translation (1 page). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
372289 |
Jun 1989 |
|