Claims
- 1. A thin film transistor structure comprising:
- a first electrode pattern, having at least one peripheral edge, disposed on an insulating base plate;
- a first insulating layer covering said first electrode pattern;
- a semiconductor layer pattern, having at least one peripheral edge, disposed on said first insulating layer;
- a second insulating layer disposed on said semiconductor layer pattern; and
- second and third electrode patterns, each having at least one peripheral edge, disposed opposed to each other on said second insulating layer and partially overlying said semiconductor layer pattern, defining, in cooperation with said first electrode pattern, a channel in said semiconductor layer pattern;
- said at least one peripheral edge of said semiconductor layer pattern being disposed between said peripheral edge of said first electrode pattern and said peripheral edge of said second or third electrode pattern disposed on said second insulating layer, a distance between said peripheral edge of semiconductor layer pattern and said peripheral edge of said first electrode pattern, as measured in a direction of said channel, being not smaller than a thickness of said semiconductor layer pattern.
- 2. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on said circuit board;
- a plurality of second bus lines provided on said circuit board, said second bus lines being transverse to said first bus lines and intersecting therewith at a plurality of intersections; and
- a plurality of thin film transistor structures each as defined in claim 1, said thin film transistor structures being provided in a vicinity of said intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 3. An image display device comprising:
- an active matrix circuit board as defined in claim 2;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode disposed opposed to said display segment electrodes on said liquid crystal material.
- 4. A thin film transistor structure according to claim 1;
- wherein said second and third electrode patterns extend from on said second insulating layer to on said first insulating layer.
- 5. A thin film transistor structure according to claim 1, wherein said second and third electrode patterns have metal layer and n+type a-Si layer.
- 6. A thin film transistor structure comprising:
- a first electrode pattern, having at least one peripheral edge, disposed on an insulating base plate;
- a first insulating layer covering said first electrode pattern;
- a semiconductor layer pattern, having at least one peripheral edge, disposed on said insulating layer;
- a second insulating layer disposed on said semiconductor layer pattern; and
- second and third electrode patterns, each having at least one peripheral edge, disposed opposed to each other on said second insulating layer and partially overlying said semiconductor layer pattern, defining, in cooperation with said first electrode pattern, a channel for an ON-current in said semiconductor layer pattern;
- said at least one peripheral edge of said semiconductor layer pattern being disposed between said peripheral edge of said first electrode pattern and said peripheral edge of said second or third electrode pattern, a distance between said peripheral edge of semiconductor layer pattern and said peripheral edge of said first electrode pattern, as measured in a direction of said channel, being not smaller than a thickness of said semiconductor layer pattern , said ON-current flowing between second and third electrode patterns, said current passing through said peripheral edge of said semiconductor layer pattern.
- 7. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board;
- a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines and intersecting therewith at a plurality of intersections; and
- a plurality of thin film transistor structures each as defined in claim 6, said thin film transistor structures being provided in a vicinity of said intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 8. An image display device comprising:
- an active matrix circuit board as defined in claim
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one opposed electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 9. A thin film transistor structure according to claim 6,
- wherein said second and third electrode patterns extend from on said second insulating layer to on said first insulating layer.
- 10. A think film transistor structure according to claim 6, wherein said second and third electrode patterns have metal layer and n+type a-Si layer.
- 11. A thin film transistor structure comprising:
- a first electrode pattern, having at least one peripheral edge, disposed on an insulating base plate;
- a first insulating layer covering said first electrode pattern;
- a semiconductor layer pattern, having a thickness Da, disposed on said first insulating layer;
- a second insulating layer disposed on said semiconductor layer pattern; and
- second and third electrode patterns disposed opposed to each other on said second insulating layer, said second and third electrode patterns extending from said second insulating layer onto said first insulating layer, said second electrode pattern disposed on said first insulating layer overlapping said first electrode pattern by an amount L.sub.D1 and said third electrode pattern disposed on said first insulating layer overlapping said first electrode pattern by an amount L.sub.S1 ;
- wherein said thickness of said semiconductor layer pattern Da, said amount L.sub.D1 and said amount L.sub.S1 satisfy L.sub.D1 .gtoreq.Da and/or L.sub.S1 .gtoreq.Da.
- 12. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board; a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines and intersecting therewith at a plurality of intersections; and
- plurality of thin film transistor structures each as defined in claim 11, said thin film transistor structures being provided in a vicinity of said intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 13. An image display device comprising:
- an active matrix circuit board as defined in claim 12;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 14. A thin film transistor structure according to claim 11,
- wherein said second and third electrode patterns extend from on said second insulating layer to on said first insulating layer.
- 15. A think film transistor structure according to claim 11, wherein said second and third electrode patterns have metal layer and n+type a-Si layer.
- 16. A thin film transistor structure comprising:
- a first electrode pattern, having at least one peripheral edge, disposed on an insulating base plate;
- a first insulating layer covering said first electrode pattern;
- a semiconductor layer pattern, having at least one peripheral edge, disposed on said first insulating layer;
- a second insulating layer disposed on said semiconductor layer pattern; and
- second and third electrode patterns disposed on said first insulating layer and said second insulating layer, a part of said second electrode pattern disposed on said first insulating layer and/or a part of said third electrode pattern disposed on said first insulating layer overlapping said first electrode pattern by an amount more than a thickness of said semiconductor layer pattern.
- 17. An active matrix circuit board comprising:
- a circuit board;
- a plurality of first bus lines provided on or over said circuit board;
- a a plurality of second bus lines provided on or over said circuit board, said second bus lines being transverse to said first bus lines and intersecting therewith at a plurality of intersections; and
- a plurality of thin film transistor structures each as defined in claim 16, said thin film transistor structures being provided in a vicinity of said intersections between said first and second bus lines and electrically connected with their associated first and second bus lines.
- 18. An image display device comprising:
- an active matrix circuit board as defined in claim 17;
- a plurality of display segment electrodes provided on and electrically connected with said active matrix circuit board;
- a liquid crystal material provided on said display segment electrodes; and
- at least one electrode provided to be opposed to said display segment electrodes on said liquid crystal material.
- 19. A thin film transistor structure according to claim 16,
- wherein said second and third electrode pattern extend from on said second insulating layer to on said first insulating layer.
- 20. A think film transistor structure according to claim 16, wherein said second and third electrode patterns have metal layer and n+type a-Si layer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
63-159098 |
Jun 1988 |
JPX |
|
63-159102 |
Jun 1988 |
JPX |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 08/573,106 filed Dec. 15, 1995 now U.S. Pat. No. 5,821,565, which is a continuation of Ser. No. 07/372,289 filed Jun. 27, 1989 now U.S. Pat. No. 5,493,129.
US Referenced Citations (11)
Foreign Referenced Citations (7)
Number |
Date |
Country |
59-113666 |
Jun 1984 |
JPX |
0115564 |
Jul 1984 |
JPX |
60-17962 |
Jan 1985 |
JPX |
61-17116 |
Jan 1986 |
JPX |
61-145869 |
Jul 1986 |
JPX |
62-67872 |
Mar 1987 |
JPX |
0047979 |
Feb 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Newest Amorphous Silicon Handbook, 1983, p. 386. |
Official Action for JP 63-159098, Dec. 10, 1996 (2 pages) with partial English translation (1 page). |
Continuations (2)
|
Number |
Date |
Country |
Parent |
573106 |
Dec 1995 |
|
Parent |
372289 |
Jun 1989 |
|