This application claims priority to Taiwan Application Serial Number 102149309, filed Dec. 31, 2013, which is herein incorporated by reference.
The present disclosure relates to a transistor structure, and more particularly to a thin film transistor structure.
In a conventional thin film transistor liquid crystal display (TFT-LCD) structure, a driving circuit is implemented by welding a plurality of driving ICs, made by complementary metal oxide semiconductor (CMOS) manufacturing process, around the LCD panel. However, in the aforementioned structure, the conventional TFT-LCD has relatively high dependence on the driving ICs, relatively high cost, and relatively low integration degree.
Because the large panels with ultra-high-resolution are the main trend now and for increasing the integration degree of TFT-LCD, more and more TFT-LCDs are manufactured by using the gate on array (GOA). Basically, GOA is referred to as a driving IC manufacturing technology by directly manufacturing the gate driving circuit on the array substrate, instead of using an external silicon wafer and the CMOS manufacturing process.
For providing a larger output voltage, it is understood that the number of GOA circuit elements increases with the size of the display panel. However, there is also a demand for a slimmer frame of a TFT-LCD. Therefore, one object of the present invention is to provide a GOA circuit element with reduced size thereby having a slim frame.
An aspect of the present disclosure is to provide a thin film transistor structure capable of reducing element size.
The present disclosure provides a thin film transistor structure, which includes a substrate, a gate structure, a semiconductor active layer, a drain structure and a source structure. The gate structure is disposed on the substrate. The semiconductor active layer is disposed above the substrate. The drain structure is disposed on a first surface of the semiconductor active layer. The source structure is disposed on the first surface of the semiconductor active layer. At least a gap is formed between the source structure and the drain structure. The gap is extended along the first surface of the semiconductor active layer and is located in a projection area of the gate structure. A first portion of the gap includes a first straight segment, a first curved segment and a second curved segment. The first curved segment and the second curved segment are connected to a first end and a second end of the first straight segment, respectively. The first curved segment and the second curved segment have opposite bending directions.
The present disclosure further provides a thin film transistor structure, which includes a substrate, a gate structure, a semiconductor active layer, a drain structure and a source structure. The gate structure is disposed on the substrate. The semiconductor active layer is disposed above the substrate. The drain structure is disposed on a first surface of the semiconductor active layer and includes a strip portion extending in a first direction and a plurality of finger-shaped portions parallel with one another. The plurality of finger-shaped portions are perpendicular to the strip portion and extend outwardly from the strip portion. The source structure is disposed on the first surface of the semiconductor active layer. A plurality of gaps are formed between the source structure and the strip portion, and the plurality of gaps are located in a projection area of the gate structure.
In summary, through designing the gaps formed between the drain structure and the source structure to be located in the projection area of the gate semiconductor layer, the gaps functioning as the channel layer can have a maximum effectiveness. Thus, the circuit element size can be effectively reduced, the integration degree of circuit elements is improved, and a larger output voltage can be outputted. Therefore, the issue of having a larger frame resulted from the increasing number of circuit element in GOA can be improved by the thin film transistor structure of the present disclosure.
The present disclosure will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
The present disclosure will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this disclosure are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
To clearly distinguish the source structures 260 thereby facilitating a better understanding of the present disclosure, it is to be noted that each source structure 260 illustrated in
Please refer to
Please refer to
Specifically, a plurality of gaps are formed between the source structure 260 and the strip portion 256 and the finger-shaped portions 258 of the drain structure 250. The gap formed between the source structure 260 and the strip portion 256 of the drain structure 250 is located in the projection area of the gate structure 220. The gap formed between the source structure 260 and the strip portion 256 of the drain structure 250 is substantially vertical to the finger-shaped portions 258. Specifically, the gap G1 is the gap formed between the drain semiconductor contact structure 252 and the source semiconductor contact structure 262. The gap G1 is extended along the first surface 51 of the semiconductor active layer 240 and is located in the projection area of the gate structure 220.
More specifically, the gap G1 is extended along the first surface Si of the semiconductor active layer 240 and is located in the projection area of the gate conductor layer 222 of the gate structure 220, as illustrated in
The second curved segment G116 and the fourth curved segment G126 are formed in the junction area of the strip portion 256 and the respective finger-shaped portion 258 of the drain structure 250. In other words, the junction areas of the strip portion 256 and the finger-shaped portions 258 of the drain structure 250 are formed with a plurality of arcuate curved gaps (e.g., the second curved segments G116 and the fourth curved segments G126); wherein the aforementioned arcuate curved gaps are located in the projection area of the gate structure 220. The gap G1 further includes a third straight segment G132 and a fourth straight segment G142. The two ends of the second curved segment G116 are connected to the third straight segment G132 and the second end G1126 of the first straight segment G112, respectively. The two ends of the fourth curved segment G126 are connected to the fourth straight segment G142 and the second end G1226 of the second straight segment G122, respectively.
The above description is for describing the structure of the gap G1 formed between the drain structure 250 and one single source structure 260. It is understood that there will be two gaps G1, G2 when another source structure 262 is introduced in; wherein the source structure 262 is located opposite to the source structure 260. In addition, by viewing the drain structure 250 and the pair of source structures 260, 262 as a whole, the drain structure 250 has a cross-shaped structure and both of the source structures 260, 262 have horseshoe-shaped structures. Similar to the gap G1, the gap G2 is extended along the first surface S1 of the semiconductor active layer 240 and is located in the projection area of the gate conductor layer 222 of the gate structure 220. In addition, it is understood that the gap G2 is a mirror image of the gap G1 and the gap G2 formed between the drain structure 250 and the source structure 262 has a structure same as that of the gap G1 formed between the drain structure 250 and the source structure 260; and no redundant detail is to be given herein. Because the two opposite source structures 260, 262 corporately use one drain structure 250 and both of the gaps G1, G2 respectively formed between the drain structure 250 and the source structures 260, 262 are located in the projection area of the gate conductor layer 222, the drain structure 250 and the source structures 260, 262 can have reduced element size; and consequentially the thin film transistor structure of the present invention can have reduced element size. In addition, it is to be noted that the cross-shaped drain structure 250 may be used to output, for example, a cross signal.
Both of the gaps G41, G42 are located in the projection area of the gate structure 420. Specifically, both of the gaps G41, G42 are located in the projection area of the gate conductor layer (not shown) of the gate structure 420. The gap G41 includes a first straight segment G412, a first curved segment G414, a second curved segment G416, a second straight segment G418 and a third straight segment G419. The two ends of the first curved segment G414 are connected to one end of the first straight segment G412 and one end of the third straight segment G419, respectively. The two ends of the second curved segment G416 are connected to another end of the first straight segment G412 and one end of the second straight segment G418, respectively. The first curved segment G414 and the second curved segment G416 have opposite bending directions. In summary, the two gaps G41, G42 have the same structure. The main difference between the two gaps G41, G42 is that the curved segments of the two gaps G41, G42 have opposite bending directions thereby the gap G41 is a mirror image of the gap G42; and no redundant detail is to be given herein.
In summary, through designing the gaps formed between the drain structure and the source structure to be located in the projection area of the gate semiconductor layer, the gaps functioning as the channel layer can have a maximum effectiveness. Thus, the circuit element size can be effectively reduced, the integration degree of circuit elements is improved, and a larger output voltage can be outputted. Therefore, the issue of having a larger frame resulted from the increasing number of circuit element in GOA can be improved by the thin film transistor structure of the present disclosure.
While the disclosure has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the disclosure needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Number | Date | Country | Kind |
---|---|---|---|
102149309 | Dec 2013 | TW | national |