Thin film transistor substrate including multi-level transparent electrodes having slits

Information

  • Patent Grant
  • 11899319
  • Patent Number
    11,899,319
  • Date Filed
    Thursday, July 15, 2021
    2 years ago
  • Date Issued
    Tuesday, February 13, 2024
    3 months ago
Abstract
Disclosed is a display device having a thin film transistor substrate, which may prevent afterimage and flicker defects by reducing the non-uniformity of an electric field. In the thin film transistor substrate, a pixel electrode includes a transparent edge electrode and a transparent inner electrode, which are spaced apart from each other with a first slit having a first width interposed therebetween, and a common electrode is exposed from the other-side end of the transparent edge electrode by a second width, which is smaller than the first width, in the width direction of a data line. As such, an inner area and an edge area in each sub pixel have uniform electric field distribution.
Description
BACKGROUND OF THE INVENTION
Field of the Invention

The present invention relates to a display device and a method of manufacturing the same, and more particularly, to a thin film transistor substrate of a display device with improved display quality.


Discussion of the Related Art

A Liquid Crystal Display (LCD) is a display apparatus that acquires a desired image signal by applying an electric field to a liquid crystal layer, which is introduced between a Thin Film Transistor (TFT) substrate and a color filter substrate and has anisotropic dielectric permittivity, and by controlling the quantity of light transmitted through the substrates by adjusting the strength of the electric field.


Examples of liquid crystal displays include an In-Plane Switching (IPS) liquid crystal display, which uses a horizontal electric field, and a Fringe Field Switching (FFS) liquid crystal display, which uses a fringe field.


Among these, the FFS liquid crystal display creates a fringe field by reducing the distance between a common electrode and a pixel electrode to be smaller than the distance between a thin film transistor substrate and a color filter substrate. The fringe field operates not only liquid crystal molecules between the common electrode and the pixel electrodes, but also liquid crystal molecules on both the pixel electrodes and the common electrode, which results in an improved aperture ratio and transmittance.


In the FFS liquid crystal display, as illustrated in FIG. 1, pixel electrodes 22 and a common electrode 24 are spaced apart from each other with a slit interposed therebetween. At this time, the distance between the pixel electrodes 22, which are located in each sub-pixel, differs from the distance between the pixel electrodes 22, which are located in respective sub-pixels on opposite sides of a data line 20 therebetween. As such, the length of an alignment layer 26, which is located in the inner area A1 between the pixel electrodes 22 located in each sub-pixel, differs from the length of the alignment layer 26, which is located in the edge area A2 between the pixel electrodes 22 located in the respective sub-pixels on opposite sides of the data line 20 therebetween. In this way, there occurs a difference in the resistance of the alignment layer 26 between the inner area A1 and the edge area A2, and in turn, the difference in the resistance of the alignment layer 26 causes different residual DC components between the inner area A1 and the edge area A2, resulting in the nonuniform electric fields of the respective areas.


Specifically, when the liquid crystal display is driven for a long time, or a unidirectional (positive or negative) electric field is applied to the liquid crystal layer for a long time, the electric field deviates upward or downward on the basis of a common voltage, and dopants in the liquid crystal layer are ionized to thereby become adsorbed on the alignment layer 26. That is, positive ions are absorbed on the alignment layer 26 that corresponds to a minus (−) electrode, and negative ions are adsorbed on the alignment layer 26 that corresponds to a plus (+) electrode. As the ions adsorbed on the alignment layer 26 are diffused to the liquid crystal layer, a residual DC voltage is generated. The residual DC voltage rearranges liquid crystal molecules of the liquid crystal layer even though no DC voltage is applied to the liquid crystal layer. Thereby, even when a new DC voltage is applied to the liquid crystal layer between the pixel electrodes and the common electrode in order to implement image transition, there occurs an afterimage defect whereby a previous image formed by the residual DC voltage remains. In particular, as illustrated in FIG. 2, because a higher residual DC voltage is generated in the edge area A2 in which the alignment layer 26 has a relatively long length than in the inner area A1, the electric fields of the inner area A1 and the edge area A2 become different from each other, and the afterimage defect is noticeable in the edge area A2.


In addition, a flicker defect, whereby momentary screen shaking is caused for approximately a few seconds, occurs until the residual DC voltage dissipates. At this time, as illustrated in FIG. 3, because the residual DC component in the inner area A1 almost completely dissipates after a time T1, the flicker defect occurs during the time T1. In addition, because the residual DC component in the edge area A2 in which the length of the alignment layer 26 is longer than in the inner area A1, dissipates after a time T2, which is later than the time T1 in the inner area A1, the flicker defect occurs during the time T2.


SUMMARY

Accordingly, the present invention is directed to a display device and a method of manufacturing the same that substantially obviate one or more problems due to limitations and disadvantages of the related art.


An advantage of the present invention is to provide a thin film transistor substrate of a display device with improved display quality.


Additional advantages, objects, and features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from practice of the invention. The objectives and other advantages of the invention may be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.


To achieve these objects and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, a display device having a thin film transistor substrate may, for example, include a gate line and a data line crossing each other to define a pixel region on the thin film transistor substrate; a pixel electrode in the pixel region, the pixel electrode having a transparent edge electrode and a transparent inner electrode spaced apart from one side end of the transparent edge electrode with a first slit having a first width interposed therebetween; and a common electrode exposed from another side end of the transparent edge electrode by a second width in a width direction of the data line, wherein a ratio of the second width and the first width is within a range from 0.1 to 0.74.


In addition, in a display device in accordance with a first embodiment of the present invention further includes a floating conductive layer disposed in the same plane as the pixel electrode to overlap a data line.


In addition, in a display device in accordance with a second embodiment of the present invention, a common electrode includes a second slit located in an area overlapping a data line, and the other-side end of the common electrode exposed by the second slit is spaced apart from the other-side end of the transparent edge electrode by the second width.


It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiment(s) of the invention and together with the description serve to explain the principle of the invention. In the drawings:



FIG. 1 is a sectional view illustrating a conventional thin film transistor substrate;



FIG. 2 is a view illustrating residual DC quantity depending on the difference in the distance between pixel electrodes illustrated in FIG. 1;



FIG. 3 is a view illustrating the dissipation of residual DC component in the thin film transistor substrate illustrated in FIG. 1;



FIG. 4 is a sectional view illustrating a thin film transistor substrate in accordance with a first embodiment of the present invention;



FIG. 5 is a sectional view illustrating the fringe field between pixel electrodes and a common electrode, illustrated in FIG. 4, on a per position basis;



FIG. 6 is a sectional view illustrating a thin film transistor substrate in accordance with a second embodiment of the present invention;



FIG. 7 is a sectional view illustrating the fringe field between pixel electrodes and a common electrode, illustrated in FIG. 6, on a per position basis;





DETAILED DESCRIPTION OF THE ILLUSTRATED EMBODIMENTS

Hereinafter, embodiments of the present invention will be described in detail with reference to the accompanying drawings.



FIG. 4 is a sectional view illustrating a thin film transistor substrate in accordance with a first embodiment of the present invention.


The thin film transistor substrate illustrated in FIG. 4 includes a thin film transistor 130, a pixel electrode 122 connected to the thin film transistor 130, a common electrode 124 for creating the fringe field in a pixel area in cooperation with the pixel electrode 122, and a floating conductive layer 132 overlapping a data line 104.


The thin film transistor 130 is formed at the intersection of a gate line and the data line 104. The thin film transistor 130 charges the pixel electrode 122 with a video signal of the data line 104 in response to a scan signal of the gate line. To this end, the thin film transistor 130 includes a gate electrode 106, a source electrode 108, a drain electrode 110, an active layer 114, and an ohmic contact layer 116.


The gate electrode 106 overlaps a channel of the active layer 114 with a gate insulation layer 112 interposed therebetween. The gate electrode 106 may be a single layer or multiple layers formed on a substrate 101 using any one selected from among molybdenum (Mo), aluminum (Al), chrome (Cr), gold (Au), titanium (Ti), nickel (Ni), neodymium (Nd), and copper (Cu) or alloys thereof, without being limited thereto. A gate signal is supplied to the gate electrode 106 through the gate line.


The active layer 114 is formed on the gate insulation layer 112 to overlap the gate electrode 106, thereby forming a channel between the source and drain electrodes 108 and 110. The ohmic contact layer 116 is formed on the area of the active layer 114 excluding the channel in order to realize ohmic contact between each of the source and drain electrodes 108 and 110 and the active layer 114. The active layer 114 and the ohmic contact layer 116 are formed to overlap not only the source and drain electrodes 108 and 110, but also the data line 104.


The source electrode 108 may be a single layer or multiple layers formed on the ohmic contact layer 116 using any one selected from among molybdenum (Mo), aluminum (Al), chrome (Cr), gold (Au), titanium (Ti), nickel (Ni), neodymium (Nd), and copper (Cu) or alloys thereof, without being limited thereto. A video signal is supplied to the source electrode 108 through the data line 104.


The drain electrode 110 faces the source electrode 108 with the channel interposed therebetween, and is formed of the same material as the source electrode 108. The drain electrode 110 is exposed through a pixel contact hole 120, which penetrates a first protective layer 118, a planarization layer 128, and a second protective layer 138, thereby being electrically connected to the pixel electrode 122.


The floating conductive layer 132 is disposed above the common electrode 124 to overlap the data line 104. More particularly, the floating conductive layer 132 is formed on the second protective layer 138 in the same plane as the pixel electrode 122 using the same transparent conductive material as the pixel electrode 122. As such, the floating conductive layer 132 and the pixel electrode 122 may be formed at the same time via the same masking process, which may prevent the implementation of an additional masking process and an increase in cost. No electrical signal from an external source is applied to the floating conductive layer 132.


The common electrode 124 is formed in each sub-pixel area and receives a common voltage through a common line. As such, the common electrode 124, to which the common voltage is supplied, creates the fringe field in cooperation with the pixel electrode 122, to which the video signal is supplied through the thin film transistor 130.


The pixel electrode 122 is connected to the drain electrode 110 exposed through the pixel contact hole 120. The pixel electrodes 122 of respective sub-pixels include transparent edge electrodes 122b located close to the data line 104, and transparent inner electrodes 122a located between the transparent edge electrodes 122b. Each of the transparent inner electrodes 122a is spaced apart from the adjacent transparent inner electrode 122a or the adjacent transparent edge electrode 122b with a first slit 122s having a first width w1 interposed therebetween. As illustrated in FIG. 5, the first fringe field FF1 is generated in a first inner area IA1 between one-side end of the transparent inner electrode 122a and the common electrode 124, and the second fringe field FF2, which has a similar potential to that of the first inner area IA1 is generated in a second inner area IA2 between the other-side end of the transparent inner electrode 122a and the common electrode 124. At this time, each first slit 122s has the first width w1 to allow the outermost end point of the first fringe field FF1, generated in the first inner area IA1, and the outermost end point of the second fringe field FF2, generated in the second inner area IA2, to coincide or overlap with each other.


In addition, because the transparent edge electrode 122b is spaced apart from the floating conductive layer 132 by a second width w2, which is smaller than the first width w1, the common electrode 124 is exposed from the other-side end of the transparent edge electrode 122b by the second width w2 in the width direction of the data line 104. Here, the ratio of the second width w2 and the first width w1 is within the range from 0.1 to 0.5. Accordingly, because each of the first and second inner areas IA1 and IA2 and an edge area EA have similar surface-areas, the length of an alignment layer 136 in the edge area EA is similar to that of each of the first and second inner areas IA1 and IA2.


Thereby, because there occurs no difference in the resistance of the alignment layer 136 between the first and second inner areas IA1 and IA2 and the edge area EA, a third fringe field FF3 generated in the edge area EA has potential similar to that of each of the first and second inner areas IA1 and IA2. In this way, the first and second inner areas IA1 and IA2 and the edge area EA have similar residual DC components, and consequently, take the same amount of time to dissipate the residual DC components. That is, the residual DC component in the edge area EA is reduced compared to the related art to be similar to that in each of the first and second inner areas IA1 and IA2, which ensures more rapid dissipation of the residual DC component than in the related art. As a result, the present invention may prevent afterimage and flicker defects attributable to the nonuniformity of the electric field.



FIG. 6 is a sectional view illustrating a thin film transistor substrate in accordance with a second embodiment of the present invention.


The thin film transistor substrate illustrated in FIG. 6 includes the same constituent elements as the thin film transistor substrate illustrated in FIG. 4 except that the floating conductive layer is replaced with the common electrode 124 having a second slit 134 otherwise known as “a gap”. Thus, a detailed description related to the same constituent elements will be omitted.


The common electrode 124 includes a second slit 134 located in the area overlapping the data line 104. Due to the second slit 134, the common electrode 124 in each sub-pixel area protrudes toward the data line 104 than does the pixel electrode 122. Because the common electrode 124 is exposed from the other-side end of the transparent edge electrode 122b by the second width w2 in the width direction of the data line 104, the other-side end of the common electrode 124 exposed by the second slit 134 is spaced apart from the other-side end of the transparent edge electrode 122b by the second width w2. As such, as illustrated in FIG. 7, the first fringe field 1-1-1 is generated in the first inner area IA1 between one-side end of the transparent edge electrode 122b or the one-side end of the transparent inner electrode 122a, and the common electrode 124. The second fringe field FF2 is generated in the second inner area IA2 between other-side end of the transparent inner electrode 122a, and the common electrode 124. And, the third fringe field 1-1-3, which has a similar potential to that of each of the first and second inner areas IA1 and IA2, is generated in the edge area EA between the other-side end of the transparent edge electrode 122b and the common electrode 124.


At this time, the ratio of the second width w2 of the first slit 122s and the first width w1 of the common electrode 124 is set so that the residual DC component of the inner area IA and the residual DC component of the edge area EA, are similar to each other. For example, the second width w2 of the common electrode 124, which protrudes beyond the transparent edge electrode 122b, is smaller than the first width w1 of the first slit 122s, and the ratio of the second width w2 of the first slit 122s and the first width w1 of the common electrode 124 is within the range from 0.1 to 0.74. So long as this ratio is satisfied, the residual DC quantity of the inner areas IA1 and IA2 and the residual DC quantity of the edge area EA are similar to each other. That is, when the ratio of the second width w2 of the first slit 122s and the first width w1 of the common electrode 124 is within the range from 0.1 to 0.74, it can be appreciated as shown in table 1 that the inner areas IA1 and IA2 and the edge area EA have similar residual DC component, causing uniform distribution of the electric field in the inner areas IA1 and IA2 and the edge area EA. On the other hand, when the ratio exceeds 0.74, it can be appreciated as shown in table 1 that the residual DC component of the edge area EA becomes greater than the residual DC component of the inner areas IA1 and IA2, causing non-uniform distribution of the electric field in the inner areas IA1 and IA2 and the edge area EA.











TABLE 1





The ratio of
The residual
The residual DC


the second width w2 and
DC quantity
quantity of


the first width w1
of the inner area
the edge area

















0.64
2.39
2.35


0.74

2.42


0.85

2.46


1.00

2.50


1.17

5.53









As described above, because the first and second inner areas IA1 and IA2 and the edge area EA have similar electric field distributions in the second embodiment of the present invention, the first and second inner areas IA1 and IA2 and the edge area EA have the same residual DC component, and thus take the same amount of time to dissipate the residual DC component. That is, the residual DC component of the edge area EA is reduced compared to the related art to be similar to that of each of the first and second inner areas IA1 and IA2, which ensures more rapid dissipation of the residual DC component than in the related art. As a result, an embodiment of the present invention may prevent afterimage and flicker defects attributable to the non-uniformity of the electric field.


Meanwhile, although an embodiment of the present invention describes the configuration in which the pixel electrode 122 (i.e. a transparent upper electrode) is disposed above the common electrode 124 (i.e. a transparent lower electrode) by way of example, alternatively, the common electrode may be disposed above the pixel electrode. In addition, although an embodiment of the present invention describes the configuration in which the first slit 122s is arranged parallel to the data line 104 by way of example, alternatively, the first slit 122s may be arranged parallel to a gate line. In this case, the transparent edge electrode 122b is located close to the gate line.


As is apparent from the above description, according to an embodiment of the present invention, first and second inner areas and an edge area, which are located in each sub-pixel, have similar electric field distributions. Thereby, according to an embodiment of the present invention, the first and second inner areas and the edge area have the same residual DC component, and take the same amount of time to dissipate the residual DC component, which may prevent afterimage and flicker defects attributable to the nonuniformity of the electric field.


It will be apparent to those skilled in the art that the present invention described above is not limited to the embodiments described above and the accompanying drawings, and various substitutions, modifications, and alterations may be devised within the spirit and scope of the present invention.

Claims
  • 1. A display device having a thin film transistor substrate, the thin film transistor substrate comprising: a data line;a transparent upper electrode that is non-overlapping with the data line, the transparent upper electrode including a transparent first electrode, at least two transparent second electrodes and a first slit disposed between the at least two transparent second electrodes, the transparent first electrode closer to the data line than the at least two transparent second electrodes; anda transparent lower electrode including a second slit that overlaps the data line.
  • 2. The display device of claim 1, wherein the transparent lower electrode includes a portion that extends past a side of the transparent first electrode towards the second slit.
  • 3. The display device of claim 2, wherein a width of the portion of the transparent lower electrode that extends past the side of the transparent first electrode is narrower than a width of the first slit.
  • 4. The display device of claim 3, wherein a ratio of the width of the portion to the width of the first slit is in a range from 0.1 to 0.74.
  • 5. The display device of claim 1, wherein the transparent first electrode extends in a direction along the data line.
  • 6. The display device of claim 5, wherein the at least two transparent second electrodes extends in the direction along the data line and is farther away from the data line than the transparent first electrode.
Priority Claims (1)
Number Date Country Kind
10-2015-0177884 Dec 2015 KR national
Parent Case Info

This application is a continuation of U.S. patent application Ser. No. 16/517,829 filed on Jul. 22, 2019 which is a continuation of U.S. patent application Ser. No. 15/373,125 filed on Dec. 8, 2016, which claims the benefit of Republic of Korea Patent Application No. 10-2015-0177884, filed on Dec. 14, 2015, all of which are incorporated by reference in their entirety for all purposes as if fully set forth herein.

US Referenced Citations (100)
Number Name Date Kind
6144435 Yokoyama Nov 2000 A
6577368 Yuh et al. Jun 2003 B1
7190421 Hong et al. Mar 2007 B2
7430032 Hong Sep 2008 B2
7576821 Lee et al. Aug 2009 B2
7777852 Kawasaki et al. Aug 2010 B2
7834354 Lin et al. Nov 2010 B2
8045123 Kawamura et al. Oct 2011 B2
8288771 Lee et al. Oct 2012 B2
8379177 Jung et al. Feb 2013 B2
8455277 Lee et al. Jun 2013 B2
8476093 Lee et al. Jul 2013 B2
8669600 Park et al. Mar 2014 B2
8686427 Kim et al. Apr 2014 B2
8703554 Choi et al. Apr 2014 B2
8817217 Kwak Aug 2014 B2
8860028 Kwack Oct 2014 B2
8927993 Jung et al. Jan 2015 B2
8937690 Nam et al. Jan 2015 B2
8958041 Park Feb 2015 B2
8964155 Ono Feb 2015 B2
9013419 Wu et al. Apr 2015 B2
9040344 Choi et al. May 2015 B2
9040365 Beak et al. May 2015 B2
9097951 Cao Aug 2015 B2
9134580 Nishida et al. Sep 2015 B2
9182643 Ge et al. Nov 2015 B1
9190423 Shin et al. Nov 2015 B2
9360726 Takizawa et al. Jun 2016 B2
9417493 Cao et al. Aug 2016 B2
9465254 Hisakabe et al. Oct 2016 B2
9543324 Yan et al. Jan 2017 B2
9570473 Wang Feb 2017 B2
9581850 Lee et al. Feb 2017 B2
9594272 Kajita Mar 2017 B2
9618805 Woo et al. Apr 2017 B2
9659978 Xu et al. May 2017 B2
9711543 Won et al. Jul 2017 B2
9759958 Choi et al. Sep 2017 B2
9773819 Cheng et al. Sep 2017 B2
9804449 Ono Oct 2017 B2
9817503 Lin et al. Nov 2017 B2
9874795 Choi et al. Jan 2018 B2
9880438 Ono et al. Jan 2018 B2
10014329 Bai et al. Jul 2018 B2
10146084 Yun et al. Dec 2018 B2
10663820 Duan et al. May 2020 B2
20060108587 Lee et al. May 2006 A1
20080094554 Sato et al. Apr 2008 A1
20090066901 Lin et al. Mar 2009 A1
20090251628 Lin Oct 2009 A1
20100007837 Ham et al. Jan 2010 A1
20100053044 Lee Mar 2010 A1
20100118236 Kim et al. May 2010 A1
20100238392 Kim et al. Sep 2010 A1
20100245220 Hsu et al. Sep 2010 A1
20110049519 Kim et al. Mar 2011 A1
20110181805 Nagami Jul 2011 A1
20110211145 Tsuruma et al. Sep 2011 A1
20110234959 Ochiai et al. Sep 2011 A1
20110244751 Choi et al. Oct 2011 A1
20120075563 Takeda et al. Mar 2012 A1
20120169984 Jang et al. Jul 2012 A1
20120171793 Lee et al. Jul 2012 A1
20120280237 Kwack Nov 2012 A1
20130016294 Li et al. Jan 2013 A1
20130063673 Choi et al. Mar 2013 A1
20130258255 Fang Oct 2013 A1
20140054581 Song et al. Feb 2014 A1
20140139796 Cao et al. May 2014 A1
20140167031 Choi Jun 2014 A1
20140248732 Kim et al. Sep 2014 A1
20140285478 Ono Sep 2014 A1
20140340622 Ono Nov 2014 A1
20150049128 Iwata et al. Feb 2015 A1
20150077692 Kim et al. Mar 2015 A1
20150090980 Lee et al. Apr 2015 A1
20150092132 Kang Apr 2015 A1
20150198837 Kim et al. Jul 2015 A1
20150234215 Kim et al. Aug 2015 A1
20150243681 Sung Aug 2015 A1
20150303123 Choi et al. Oct 2015 A1
20160027800 Liu Jan 2016 A1
20160062197 Huang et al. Mar 2016 A1
20160062203 Ono et al. Mar 2016 A1
20160200978 Bae et al. Jul 2016 A1
20160202579 Kim et al. Jul 2016 A1
20160225794 Wang et al. Aug 2016 A1
20160276377 Sun Sep 2016 A1
20160370661 Ono Dec 2016 A1
20160372499 Choi Dec 2016 A1
20170038629 Joo et al. Feb 2017 A1
20170060317 Kim et al. Mar 2017 A1
20170205667 Suh et al. Jul 2017 A1
20180120610 Ono May 2018 A1
20180233518 Qing et al. Aug 2018 A1
20190064618 Ono Feb 2019 A1
20190146287 Matsushima May 2019 A1
20200201469 Oh et al. Jun 2020 A1
20200319491 Shin et al. Oct 2020 A1
Foreign Referenced Citations (20)
Number Date Country
101727858 Jun 2010 CN
101907802 Dec 2010 CN
101957527 Jan 2011 CN
102790012 Nov 2012 CN
102998856 Mar 2013 CN
103855087 Jun 2014 CN
104246588 Dec 2014 CN
2009-069332 Apr 2009 JP
2011-017891 Jan 2011 JP
2011-164471 Aug 2011 JP
2012-073421 Apr 2012 JP
2013-127558 Jun 2013 JP
2014-228565 Dec 2014 JP
2015028666 Feb 2015 JP
10-2002-0056702 Jul 2002 KR
10-2006-0050008 Jun 2006 KR
10-2008-0071042 Aug 2008 KR
20120015162 Feb 2012 KR
10-2013-0075528 Jul 2013 KR
10-2014-0090857 Jul 2014 KR
Non-Patent Literature Citations (11)
Entry
China National Intellectual Property Administration, First Notification of Office Action, CN Patent Application No. 201611059596.8, dated Feb. 6, 2020, 19 pages.
German Patent and Trademark Office, Office Action, DE Patent Application No. 1 O 2016 122 991.1, dated Oct. 25, 2019, 14 pages.
Korean Intellectual Property Office, Notification of Reason for Refusal, KR Patent Application No. 10-2015-0177884, dated Mar. 12, 2020, nine pages.
Korean Intellectual Property Office, Office Action, KR Patent Application No. 10-2015-0177884, dated Oct. 8, 2019, 12 pages.
United States Office Action, U.S. Appl. No. 15/373,125, dated Jan. 14, 2019, ten pages.
United States Office Action, U.S. Appl. No. 15/373,125, dated Oct. 11, 2018, nine pages.
United States Office Action, U.S. Appl. No. 15/373,125, dated Oct. 11, 2017, nine pages.
United States Office Action, U.S. Appl. No. 16/517,829, dated Apr. 8, 2021, eight pages.
United States Office Action, U.S. Appl. No. 16/517,829, dated Jan. 12, 2021, nine pages.
United States Office Action, U.S. Appl. No. 16/517,829, dated Aug. 27, 2020, 11 pages.
United States Office Action, U.S. Appl. No. 16/517,829, dated Jun. 2, 2020, eight pages.
Related Publications (1)
Number Date Country
20210341803 A1 Nov 2021 US
Continuations (2)
Number Date Country
Parent 16517829 Jul 2019 US
Child 17377172 US
Parent 15373125 Dec 2016 US
Child 16517829 US