This application claims priority to Taiwanese Patent Application No. 104116578 filed on May 22, 2015, the contents of which are incorporated by reference herein.
The subject matter herein generally relates to a thin film transistor (TFT) and a manufacturing method of the TFT.
Thin film transistors (TFTs) are widely used in electronic devices, such as liquid display panels (LCDs), to serve as a switch component. Generally, a TFT can include a gate, a source, a drain, and a channel layer coupling the source to the drain. Metal oxide are widely used to form the channel layer because it's good characteristics (such as good conductivity and high electron mobility). Usually, an etching stopping layer (ESL) is utilized in the TFT to protect the channel layer.
Implementations of the present technology will now be described, by way of example only, with reference to the attached figures.
It will be appreciated that for simplicity and clarity of illustration, where appropriate, reference numerals have been repeated among the different figures to indicate corresponding or analogous elements. In addition, numerous specific details are set forth in order to provide a thorough understanding of the embodiments described herein. However, it will be understood by those of ordinary skill in the art that the embodiments described herein can be practiced without these specific details. In other instances, methods, procedures, and components have not been described in detail so as not to obscure the related relevant feature being described. The drawings are not necessarily to scale and the proportions of certain parts may be exaggerated to better illustrate details and features. The description is not to be considered as limiting the scope of the embodiments described herein.
The term “coupled” is defined as connected, whether directly or indirectly through intervening components, and is not necessarily limited to physical connections. The connection can be such that the objects are permanently connected or releasably connected. The term “comprising”, when utilized, means “including, but not necessarily limited to”; it specifically indicates open-ended inclusion or membership in the so-described combination, group, series and the like.
The present disclosure is described in relation to a thin film transistor (TFT) utilized in an array substrate and a manufacturing method of the TFT.
Referring to
The source 107 and the drain 108 are respectively located at opposite sides of the channel layer 104 and coupled with the channel layer 104. The etching stopping layer 105 is located at a surface of the channel layer 104 adjacent to the source 107 and drain 108 to separate the source 107 and the drain 108 from each other. The etching stopping layer 105 can be made of transparent organic materials with light sensitivity performance. The etching stopping layer 105 is configured to prevent the channel layer 104 from being damaged in the etching process for making the source 107 and the drain 108. A thickness of the etching stopping layer 105 is about one micrometer. The channel layer 104 can be made of metal oxides, such as indium gallium zinc oxide (IGZO), indium zinc oxide (IZO), gallium zinc oxide (GZO), zinc tin oxide (ZTO), or zinc oxide (ZnO), or other like materials. The substrate 101 can be made of rigid and transparent inorganic materials, such as glass, quartz, or other like materials. In other embodiments, the substrate 101 can also be made of flexible organic materials, such as plastics, rubbers, polyesters, or other like materials
The channel layer 104 includes two opposite first sides 1041 and two opposite second sides 1042. The first sides 1041 respectively extend to the source 107 and the drain 108 and respectively coupled with the source 107 and the drain 108. The first sides 1041 are not covered by the etching stopping layer 105. The second sides 1042 are covered by the etching stopping layer 105 and they are not coupled with the source 107 and the drain 108. A space S is defined between each of the second sides 1042 and a corresponding edge of the etching stopping layer 105. Thus, the two second sides 1042 are respectively separated from the source 107 and the drain 108. In this embodiment, the channel layer 104 and the etching stopping layer 105 can be formed in a same photo etching process
In other embodiments, a flat layer (not shown) can be formed on the TFT 100 to protect the TFT 100. The materials of the flat layer can be filled into the space S, thereby increasing the strength of the TFT 100.
When a voltage is applied to the gate 102 via the gate line 11, the TFT 100 is turned on. At this time, the source 107 receives data signals from an external controller and the data signal signals are transmitted to the pixel electrode 13 via the drain 10, to realize a display function of a display device which utilizes the array substrate 10.
At block 201, referring to
In at least one embodiment, a first conductive material layer is coated on the substrate 101 and is patterned to form the gate 102 on the substrate 101. The first conductive material layer can be patterned using a photo etching process (PEP). The first conductive material layer can use metal materials, metal alloy materials, or metal oxide materials. The substrate 101 can be a transparent substrate such as a glass substrate, a quartz substrate, a flexible substrate. In other embodiment, the substrate 101 can be a non-transparent substrate or a translucent substrate.
When the gate 102 is formed on the substrate 101, a layer of insulation materials is coated on the gate 102 and the substrate 101 to form the gate insulation layer 103. The gate insulation layer 103 can be made of inorganic materials such as silicon nitride (SiNx) and silicon oxide (SiOx). The method for forming the gate insulation layer 103 can be a plasma chemical vapor deposition (PCVD) method.
At block 202, as shown in
At block 203, as shown in
At block 204, as shown in
At block 205, as shown
At block 206, as shown in
At block 207, as shown in
At block 208, a source 107 and a drain 108 are respectively formed to couple with opposite sides of the channel layer 104, thereby forming a TFT 100 as shown in
As described above, the etching stopping layer 105 and the channel layer 104 can be formed in a same photo etching process. Therefore, the manufacturing cost of the TFT 100 can be decreased.
The embodiments shown and described above are only examples. Even though numerous characteristics and advantages of the present technology have been set forth in the foregoing description, together with details of the structure and function of the present disclosure, the disclosure is illustrative only, and changes may be made in the detail, including in matters of shape, size, and arrangement of the parts within the principles of the present disclosure, up to and including the full extent established by the broad general meaning of the terms used in the claims.
Number | Date | Country | Kind |
---|---|---|---|
104116578 A | May 2015 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
20100304528 | Kim | Dec 2010 | A1 |
20120223301 | Ueda | Sep 2012 | A1 |
20160027904 | Lv | Jan 2016 | A1 |
Number | Date | Country |
---|---|---|
104007869 | Aug 2014 | CN |
Number | Date | Country | |
---|---|---|---|
20160343865 A1 | Nov 2016 | US |