Claims
- 1. A structure of a thin film transistor (TFT), said structure comprising:
- a gate electrode formed on a substrate;
- a gate insulating layer formed on said gate electrode and said substrate for isolation;
- a semiconductor layer formed on said gate insulating layer;
- a doped semiconductor layer formed on said semiconductor layer as an ohmic contact layer; and
- a drain and source structure including a first conductive layer, a second conductive layer and a third conductive layer, wherein said first conductive layer is formed on said doped semiconductor layer and said gate insulating layer, said second conductive layer being on said first conductive layer and a third conductive layer being on said second conductive layer, thereby forming a multi-conductive layer structure, wherein said first conductive layer has rims uncovered by said second and third conductive layers to prevent a critical dimension loss and provide a contact structure with conducting layer formed thereafter.
- 2. The structure of claim 1, further comprising a passivation layer formed on said source and drain structure.
- 3. The structure of claim 1, further comprising a transparent conducting layer formed on said passivation layer, wherein said transparent conducting layer contacts said third conductive layer via a via hole in said passivation layer.
- 4. The structure of claim 1, further comprising transparent conducting layer formed on said passivation layer, wherein said transparent conducting layer contacts rims and sides of said multi- conductive layer structure via a via hole in said passivation layer.
- 5. The structure of claim 1, wherein said first conductive layer is selected from Cr (chromium), Ti (titanium), Cr alloy, Ti alloy, titanium nitride, chromium nitride.
- 6. The structure of claim 1, wherein said second conductive layer is selected from aluminum or aluminum alloy.
- 7. The structure of claim 1, wherein said third conductive layer is selected from Mo, MoN and the combination thereof.
- 8. The structure of claim 1, further comprising an etching stop layer formed on said semiconductor layer.
- 9. A structure of a thin film transistor (TFT), said structure comprising:
- a gate electrode formed on a substrate;
- a gate insulating layer formed on said gate electrode and said substrate for isolation;
- a semiconductor layer formed on said gate insulating layer;
- a doped semiconductor layer formed on said semiconductor layer as an ohmic contact layer; and
- a drain and source structure including a first conductive layer and a second conductive layer, wherein said first conductive layer is formed on said doped semiconductor layer and said gate insulating layer, said second conductive layer being on said first conductive layer, thereby forming a multi-conductive layer structure, wherein said first conductive layer has rims uncovered by said second conductive layer to prevent a critical dimension loss and provide a contact structure with conducting layer formed thereafter.
- 10. The structure of claim 9, further comprising a passivation layer formed on said source and drain structure, wherein said passivation layer has a via hole formed adjacent to said multi-conductive layer structure.
- 11. The structure of claim 9, further comprising a transparent conducting layer formed on said passivation layer, wherein said transparent conducting layer contacts rims and sides of said multi-conductive layer structure via said via hole.
- 12. The structure of claim 9, wherein said first conductive layer is selected from Cr (chromium), Ti (titanium), Cr alloy, Ti alloy, titanium nitride, chromium nitride.
- 13. The structure of claim 9, wherein said second conductive layer is selected from aluminum or aluminum alloy.
- 14. The structure of claim 9, further comprising an etching stop layer formed on said semiconductor layer.
- 15. A structure of a thin film transistor (TFT), said structure comprising:
- a gate electrode formed on a substrate;
- a gate insulating layer formed on said gate electrode and said substrate for isolation;
- a semiconductor layer formed on said gate insulating layer;
- a contact pad formed adjacent to said semiconductor layer;
- a doped semiconductor layer formed on said semiconductor layer as an ohmic contact layer; and
- a drain and source structure including a first conductive layer and a second conductive layer, wherein said first conductive layer is formed on said doped semiconductor layer and said gate insulating layer, said second conductive layer being on said first conductive layer, thereby forming a multi-conductive layer structure, wherein said first conductive layer has rims uncovered by said second conductive layer to prevent a critical dimension loss and provide a contact structure with conducting layer formed thereafter.
- 16. The structure of claim 15, further comprising a passivation layer formed on said source and drain structure, wherein said passivation layer has a via hole formed adjacent to said multi-conductive layer structure and said via hole being aligned to said contact pad.
- 17. The structure of claim 15, further comprising a transparent conducting layer formed on said passivation layer, wherein said transparent conducting layer contacts rims and sides of said multi-conductive layer structure via said via hole.
- 18. The structure of claim 15, wherein said first conductive layer is selected from Cr (chromium), Ti (titanium), Cr alloy, Ti alloy, titanium nitride, chromium nitride.
- 19. The structure of claim 15, wherein said second conductive layer is selected from aluminum or aluminum alloy.
- 20. The structure of claim 15, further comprising an etching stop layer formed on said semiconductor layer.
- 21. A structure of a thin film transistor (TFT), said structure comprising:
- a gate electrode formed on a substrate;
- a gate insulating layer formed on said gate electrode and said substrate for isolation;
- a semiconductor layer formed on said gate insulating layer to act a channel region , wherein said channel region has an extended portion extending to a via hole area;
- a doped semiconductor layer formed on said semiconductor layer as an ohmic contact layer; and
- a drain and source structure including a first conductive layer and a second conductive layer, wherein said first conductive layer is formed on said doped semiconductor layer and said gate insulating layer, said second conductive layer being on said first conductive layer, thereby forming a multi-conductive layer structure, wherein said first conductive layer has rims uncovered by said second conducting layer to prevent a critical dimension loss and provide a contact structure with conducting layer formed thereafter.
- 22. The structure of claim 21, further comprising a passivation layer formed on said source and drain structure, wherein said passivation layer has a via hole formed adjacent to said multi-conductive layer structure and said via hole being aligned to said extended portion of said channel region.
- 23. The structure of claim 21, further comprising a transparent conducting layer formed on said passivation layer, wherein said transparent conducting layer contacts rims and sides of said multi-conductive layer structure via said via hole.
- 24. The structure of claim 21, wherein said first conductive layer is selected from Cr (chromium), Ti (titanium), Cr alloy, Ti alloy, titanium nitride, chromium nitride.
- 25. The structure of claim 21, wherein said second conductive layer is selected from aluminum or aluminum alloy.
- 26. The structure of claim 21, further comprising an etching stop layer formed on said semiconductor layer.
CROSS REFERENCE TO RELATED APPLICATION
This application is related to a application Ser. No. 09/321,210 filed on May 27, 1999.
US Referenced Citations (9)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2-219275 |
Aug 1990 |
JPX |
2-224275 |
Sep 1990 |
JPX |
3-44968 |
Feb 1991 |
JPX |
6-85255 |
Mar 1994 |
JPX |