The present disclosure relates to a TFT (Thin Film Transistor) used for LCD (Liquid Crystal Device) displays or OLED (Organic Light Emitting Device) displays.
An oxide semiconductor TFT employs a channel etching stopper in order to prevent an oxide semiconductor from being damaged during a formation of a source electrode and a drain electrode.
The patent literature JP2010-161227A1 describes a channel etching stopper made of SiO2 thin film in order to prevent a characteristic change of the oxide semiconductor due to a reducible gas during a formation of the channel etching stopper.
The present disclosure relates to a thin film transistor including:
a gate electrode formed on a substrate;
a gate insulation film covering the gate electrode;
an oxide semiconductor layer formed on the gate insulation film;
an etching stopper film formed on a channel forming portion of the oxide semiconductor layer, and
a source electrode and a drain electrode covering an edge portion of the etching stopper film.
The etching stopper film is made of an insulating material capable of attenuating a light having a wavelength not greater than 450 nm.
The foregoing structure allows reducing changes in characteristic during the manufacturing of a TFT.
An embodiment of a TFT of the present disclosure will be described hereafter with reference to the accompanying drawings.
As illustrated in
The light emitting unit has the following structure: EL layer 3 is disposed between a pair of electrodes (anode 2 and cathode 4); a hole-transport layer is layered between anode 2 and EL layer 3, and an electron-transport layer is layered between EL layer 3 and a transparent cathode 4. TFT array unit 1 has multiple pixels 5 arranged in matrix.
Each of the pixels 5 is controlled by pixel circuits 6 which are provided in each of the pixels 5. TFT array unit 1 has multiple gate wirings 7, source wirings 8, and power supply wirings 9. Gate wirings 7 are aligned in row. Source wirings 8 function as signal lines and are aligned in column so as to intersect gate wirings 7. Power supply wirings 9 are extended parallel to source wirings 8.
Each of pixel circuits 6 has TFT 10 working as a switching device, and TFT 11 working as a driving device . One gate wiring 7 is connected to multiple gate electrode 10g of TFTs 10 that are aligned in the same row. One source wiring 8 is connected to multiple source electrode 10s of TFT 10s that are aligned in the same column. One power supply wiring 9 is connected to multiple drain electrode 11d of TFTs 11 that are aligned in the same column.
As illustrated in
Anodes 2 are formed on an interlayer insulation film of TFT array unit 1 and in the openings of bank 5a for every sub pixel. EL layers 3 are formed separately on anodes 2 for every sub pixel. Transparent cathode 4 is formed so as to cover bank 5a and to commonly cover all of the sub pixels and EL layers 3 of the EL display.
TFT array unit 1 has pixel circuits 6 provided for every sub pixels . Each of the sub pixels and each of pixel circuits 6 are electrically connected by a contact hole and a relay electrode.
As illustrated in
TFT 10 has gate electrode 10g connected to gate wiring 7; source electrode 10s connected to source wiring 8; drain electrode 10d connected to capacitor 12 and gate electrode 11g of TFT 11, and a semiconductor film. When a voltage is applied to gate wiring 7 and source wiring 8, capacitor 12 charges the voltage applied to source wiring 8 as display data.
TFT 11 has gate electrode 11g connected to drain electrode 10d of TFT 10; drain electrode 11d connected to power supply wiring 9 and capacitor 12; source electrode 11s connected to anode 2, and a semiconductor film. TFT 11 supplies a current, having an amount corresponding to the voltage charged in capacitor 12, from power supply wiring 9 to anode 2 via source electrode 11s.
As discussed above, the EL display according to this embodiment employs an active matrix method that controls the image display for every pixel 5 positioned on the intersections of gate wirings 7 and source wirings 8.
As illustrated in
TFT 10 (or TFT 11) further comprises passivation film 27 formed on drain electrode 26d and source electrodes 26s of TFT 10 (or TFT 11) so as to cover these electrodes. Passivation film 27 is provided in order to insulate the electrodes 26d and 26s from an electrode of a luminescence layer which is formed as an upper layer of the electrodes 26d and 26s. Passivation film 27 has a contact hole inside thereof for electrically connecting the electrodes 26d (or 26s) and the electrode of the luminescence layer.
Substrate 21 is made of e.g. a glass substrate. Instead, a resin substrate can be used for flexible displays.
Gate electrode 22 can be made of metal, such as titanium, molybdenum, tungsten, aluminum, and gold, or by an electric conduction oxide such as ITO (Indium Tin Oxide). An alloy such as MoW can be also used as the metal. Gate electrode 22 can be also made of metal having good adhering characteristic to the oxide materials (e.g. a laminated material comprising titanium, aluminum, or gold) in order to improve an adherence to other layers.
Gate insulation film 23 can be made either by a single layer or layered layers of an oxide thin film (e.g. silicon oxide, hafnium oxide), a nitride film (e.g. silicon nitride) or a sioxynitride film.
Oxide semiconductor layer 24 can be made of oxide semiconductor including Indium, Zinc, and Gallium, preferably in an amorphous state. Oxide semiconductor layer 24 can be formed using a DC sputtering method, an RF (Radio Frequency) sputtering method, a plasma CVD method, a pulsed laser deposition method, or an ink-jet printing method. Thickness of oxide semiconductor layer 24 is preferably between 10 to 150 nm. This is because a pinhole may easily generate when the thickness is smaller than 10 nm, and a leakage current during OFF operation or a subthreshold swing value (S value) of the transistor increases when the thickness is larger than 150 nm.
Etching stopper film 25 can be made of a resin-coated photosensitive insulating material which attenuates a light having wavelength not greater than 450 nm, such as silsesquioxane, acrylics, or siloxane. The channel portion of the oxide semiconductor layer 24 is thus prevented from the irradiation of a light having wavelength not greater than 450 nm. This allows manufacturing of oxide semiconductor TFTs 10 (or 11) with small optical conduction property. According to our test, the changes in characteristic of oxide semiconductor layer 24 is reduced by employing a photosensitive insulating material with light transmittance not greater than 20% for light having wavelength not greater than 450 nm.
Source electrode 26s and drain electrode 26d can be made of metal (e.g. titanium, molybdenum, tungsten, aluminum, or gold) or electric conducting oxides (e.g. ITO) similarly to gate electrode 22. An alloy such as MoW (molybdenum-tungsten) can be also used as metal. The electrodes 26s and 26d can be also made of layered metals sandwiching a material which adheres well to the oxide materials (e.g. titanium, aluminum, or gold) to improve an adherence to other layers.
Passivation film 27 can be made of a resin-coated photosensitive insulating material, which attenuates a light having wavelength not greater than 450 nm, such as silsesquioxane, acrylics, or siloxane, similarly to etching stopper film 25. The channel portion of the oxide semiconductor layer 24 is thus prevented from an irradiation of the light of wavelength not greater than 450 nm. Preferably, passivation film 27 employs a photosensitive insulating material having light transmittance not greater than 20% for the light having wavelength not greater than 450 nm.
The use of a photosensitive insulating material enables passivation film 27 to be fabricated using photo-lithography. This omits a fabrication process of dry etching method or wet etching method, and can reduce cost. Passivation film 27 can be also made of a layered structure of an inorganic insulating material (e.g. oxidization silicon, aluminum oxide, or titanium oxide) and a photosensitive insulating material. Passivation film 27 can be fabricated using a CVD method, a sputtering method, or an ALD method.
Manufacturing method of TFT
The manufacturing method of the TFT is described with reference to
(i) As illustrated in
(ii) As illustrated in
(iii) As illustrated in
(iv) As illustrated in
(v) As illustrated in
(vi) As illustrated in
(vii) As illustrated in
(viii) As illustrated in
As discussed above, etching stopper film 25 of the EL display in this embodiment is made of resin-coated photosensitive insulating material that attenuates a light having wavelength not greater than 450 nm. The channel portion of oxide semiconductor layer 24 is thereby prevented from being irradiated by the light having wavelength not greater than 450 nm, and allows manufacturing oxide semiconductor TFTs 10 (or TFTs 11) with small optical conduction.
The foregoing structure allows reducing changes in characteristic during a formation of a TFT, and provides a desired TFT.
The present disclosure is useful for stabilizing the characteristics of an oxide semiconductor TFT.
Number | Date | Country | Kind |
---|---|---|---|
2012-009864 | Jan 2012 | JP | national |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2012/003977 | Jun 2012 | US |
Child | 14032025 | US |