Claims
- 1. A thin film inverted gate, field effect transistor comprising:
- a gate electrode layer disposed on a substrate;
- a first insulating layer disposed on said substrate and said gate electrode;
- a semiconductor layer disposed on said insulator layer;
- source and drain electrodes formed within said semiconductor layer, said electrodes comprising a refractory metal formed in place of all or a part of the semiconductor layer, said source and drain electrodes being spaced apart in the region above said gate electrode;
- a second insulator layer disposed on said semiconductor layer extending across the region between said source and drain electrodes.
- 2. The thin film transistor of claim 1 wherein the semiconductor layer is one of a monocrystalline state, a polycrystalline state and an amorphous state.
- 3. The thin film transistor of claim 2 wherein the semiconductor layer is made of amorphous silicon.
- 4. The thin film transistor of claim 2 wherein the semiconductor layer is made of polycrystalline silicon.
- 5. The thin film transistor of claim 2 wherein the semiconductor layer is made of monocrystalline silicon.
- 6. The thin film transistor of claim 2 wherein the source and drain electrodes formed within the semiconductor layer contact the first insulator layer.
- 7. The thin film transistor of claim 2 wherein the source and drain electrodes formed within the semiconductor layer are spaced from said first insulator layer by a thin layer of said semiconductor layer.
- 8. The thin film transistor of claim 7 wherein the spacing between the source and drain electrodes and the first insulator layer is in the range between 100 to 500 angstroms.
- 9. The thin film transistor of claim 8 wherein the space between the source and drain electrodes and the first insulator layer is about 100 angstroms.
- 10. The thin film transistor of claim 2 wherein the source and drain electrodes are formed within said semiconductor layer by a reduction reaction with a hexafluoride of said refractory metal and said semiconductor layer, said refractory metal being formed substantially free of the semiconductor material of said semiconductor layer.
- 11. The thin film transistor of claim 10 wherein the refractory metal is tungsten.
- 12. The thin film transistor of claim 11 wherein the substrate is glass.
- 13. A thin film field effect transistor comprising:
- a semiconductor layer disposed on a substrate;
- a gate insulator disposed on said semiconductor layer;
- a gate electrode layer disposed on said gate insulator layer; and
- source and drain electrodes formed within said semiconductor layer, said electrodes comprising a refractory metal formed in place of all or a part of the semiconductor layer, said source and drain electrodes being spaced apart in a portion of the region below said gate insulator layer.
- 14. The thin film transistor of claim 13 wherein the semiconductor layer is one of a monocrystalline state, a polycrystalline state and an amorphous state.
- 15. A thin film transistor of claim 13 wherein the semiconductor layer is made of amorphous silicon.
- 16. The thin film transistor of claim 14 wherein the semiconductor layer is made of polycrystalline silicon.
- 17. The thin film transistor of claim 14 wherein the semiconductor layer is made of monocrystalline silicon.
- 18. The thin film transistor of claim 14 wherein the source and drain electrodes are formed within said semiconductor layer by a reduction reaction with a hexafluoride of said refractory metal and said semiconductor layer, said refractory metal being formed with substantially no trace of the semiconductor material of said semiconductor layer.
- 19. The thin film transistor of claim 8 wherein the refractory metal is tungsten.
- 20. The thin film transistor of claim 9 wherein the substrate is glass.
Parent Case Info
This application is a continuation of application Ser. No. 171,605, filed 3/22/88.
US Referenced Citations (18)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0197531 |
Oct 1986 |
EPX |
0329482 |
Aug 1989 |
EPX |
0218169 |
Dec 1983 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Kaanta et al., "Submicron Wiring Technology with Tungsten and Planarization", IEDM 87-209. |
Davori et al., "Submicron Tungsten Gate MOSFET with 10 mm Gate Oxide", 1987 Symposium on VSLI Technology, Digest of Technical Papers, pp. 61-62, IEEE-87. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
171605 |
Mar 1988 |
|