Claims
- 1. An anti-fuse of a semiconductor device, the semiconductor device having design rules, the anti-fuse comprising:an active region in a semiconductor substrate; a channel region adjacent to the active region in the substrate; a gate oxide layer on a main surface of the substrate above the channel region; and a conductive gate on the gate oxide layer, the gate having about a minimum dimension according to the design rules of the semiconductor device; wherein the gate, channel region and active region are arranged such that the gate oxide fails when a programming voltage is applied between the gate and the active regions wherein the active region is of a first conductivity type, further comprising a second active region of a second conductivity type, wherein the second active region and the gate are electrically connected.
- 2. The anti-fuse of claim 1, wherein the active region and the channel region are located in a portion of the substrate having the same conductivity type as the active region.
- 3. The anti-fuse of claim 2, further comprising a first field oxide region adjacent to the active region, and a second field oxide region adjacent to the channel region.
- 4. The anti-fuse of claim 1, wherein the gate oxide has a thickness of 50 Å or less.
- 5. The anti-fuse of claim 1, wherein a portion of the active region extends under an edge of the gate, such that the gate oxide fails proximal to the gate edge when the programming voltage is applied.
- 6. The anti-fuse of claim 1, further comprising a plurality of transistors in the substrate arranged in a cascode configuration for supplying the programming voltage.
- 7. The anti-fuse of claim 6, further comprising a plurality of transistors in the substrate arranged in a cascode configuration for sensing when the gate oxide has failed.
- 8. An anti-fuse of a semiconductor device, the semiconductor device having design rules, the anti-fuse comprising:an active region in a semiconductor substrate; a channel region adjacent to the active region in the substrate; a gate oxide layer on a main surface of the substrate above the channel region; and a conductive gate on the gate oxide layer, the gate having about a minimum dimension according to the design rules of the semiconductor device; wherein the gate, channel region and active region are arranged such that the gate oxide fails when a programming voltage is applied between the gate and the active region; wherein the gate comprises a donut-shaped portion having a substantially rectangular inner opening above the active region, the inner opening having substantially 90-degree corners.
RELATED APPLICATIONS
This application claims priority from U.S. Provisional Patent Application Serial No. 60/161,910, filed on Oct. 28, 1999 entitled “Thin Oxide Anti-Fuse”, the entire disclosure of which is hereby incorporated by reference therein.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0495317 |
Jul 1992 |
EP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/161910 |
Oct 1999 |
US |